cc1101_regs.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. #pragma once
  2. #include <stdbool.h>
  3. #include <stdint.h>
  4. #ifdef __cplusplus
  5. extern "C" {
  6. #endif
  7. #define CC1101_QUARTZ 26000000
  8. #define CC1101_TIMEOUT 500
  9. #define CC1101_READ (1<<7) /** Read Bit */
  10. #define CC1101_BURST (1<<6) /** Burst Bit */
  11. /* Common registers, CC1101_BURST and CC1101_WRITE behaves as expected */
  12. #define CC1101_IOCFG2 0x00 /** GDO2 output pin configuration */
  13. #define CC1101_IOCFG1 0x01 /** GDO1 output pin configuration */
  14. #define CC1101_IOCFG0 0x02 /** GDO0 output pin configuration */
  15. #define CC1101_FIFOTHR 0x03 /** RX FIFO and TX FIFO thresholds */
  16. #define CC1101_SYNC1 0x04 /** Sync word, high byte */
  17. #define CC1101_SYNC0 0x05 /** Sync word, low byte */
  18. #define CC1101_PKTLEN 0x06 /** Packet length */
  19. #define CC1101_PKTCTRL1 0x07 /** Packet automation control */
  20. #define CC1101_PKTCTRL0 0x08 /** Packet automation control */
  21. #define CC1101_ADDR 0x09 /** Device address */
  22. #define CC1101_CHANNR 0x0A /** Channel number */
  23. #define CC1101_FSCTRL1 0x0B /** Frequency synthesizer control */
  24. #define CC1101_FSCTRL0 0x0C /** Frequency synthesizer control */
  25. #define CC1101_FREQ2 0x0D /** Frequency control word, high byte */
  26. #define CC1101_FREQ1 0x0E /** Frequency control word, middle byte */
  27. #define CC1101_FREQ0 0x0F /** Frequency control word, low byte */
  28. #define CC1101_MDMCFG4 0x10 /** Modem configuration */
  29. #define CC1101_MDMCFG3 0x11 /** Modem configuration */
  30. #define CC1101_MDMCFG2 0x12 /** Modem configuration */
  31. #define CC1101_MDMCFG1 0x13 /** Modem configuration */
  32. #define CC1101_MDMCFG0 0x14 /** Modem configuration */
  33. #define CC1101_DEVIATN 0x15 /** Modem deviation setting */
  34. #define CC1101_MCSM2 0x16 /** Main Radio Control State Machine configuration */
  35. #define CC1101_MCSM1 0x17 /** Main Radio Control State Machine configuration */
  36. #define CC1101_MCSM0 0x18 /** Main Radio Control State Machine configuration */
  37. #define CC1101_FOCCFG 0x19 /** Frequency Offset Compensation configuration */
  38. #define CC1101_BSCFG 0x1A /** Bit Synchronization configuration */
  39. #define CC1101_AGCTRL2 0x1B /** AGC control */
  40. #define CC1101_AGCTRL1 0x1C /** AGC control */
  41. #define CC1101_AGCTRL0 0x1D /** AGC control */
  42. #define CC1101_WOREVT1 0x1E /** High byte Event 0 timeout */
  43. #define CC1101_WOREVT0 0x1F /** Low byte Event 0 timeout */
  44. #define CC1101_WORCTRL 0x20 /** Wake On Radio control */
  45. #define CC1101_FREND1 0x21 /** Front end RX configuration */
  46. #define CC1101_FREND0 0x22 /** Front end TX configuration */
  47. #define CC1101_FSCAL3 0x23 /** Frequency synthesizer calibration */
  48. #define CC1101_FSCAL2 0x24 /** Frequency synthesizer calibration */
  49. #define CC1101_FSCAL1 0x25 /** Frequency synthesizer calibration */
  50. #define CC1101_FSCAL0 0x26 /** Frequency synthesizer calibration */
  51. #define CC1101_RCCTRL1 0x27 /** RC oscillator configuration */
  52. #define CC1101_RCCTRL0 0x28 /** RC oscillator configuration */
  53. #define CC1101_FSTEST 0x29 /** Frequency synthesizer calibration control */
  54. #define CC1101_PTEST 0x2A /** Production test */
  55. #define CC1101_AGCTEST 0x2B /** AGC test */
  56. #define CC1101_TEST2 0x2C /** Various test settings */
  57. #define CC1101_TEST1 0x2D /** Various test settings */
  58. #define CC1101_TEST0 0x2E /** Various test settings */
  59. /* Strobe registers, CC1101_BURST is not available, CC1101_WRITE ignored */
  60. #define CC1101_STROBE_SRES 0x30 /** Reset chip. */
  61. #define CC1101_STROBE_SFSTXON 0x31 /** Enable and calibrate frequency synthesizer (if MCSM0.FS_AUTOCAL=1). If in RX (with CCA): Go to a wait state where only the synthesizer is running (for quick RX / TX turnaround). */
  62. #define CC1101_STROBE_SXOFF 0x32 /** Turn off crystal oscillator. */
  63. #define CC1101_STROBE_SCAL 0x33 /** Calibrate frequency synthesizer and turn it off. SCAL can be strobed from IDLE mode without setting manual calibration mode (MCSM0.FS_AUTOCAL=0) */
  64. #define CC1101_STROBE_SRX 0x34 /** Enable RX. Perform calibration first if coming from IDLE and MCSM0.FS_AUTOCAL=1. */
  65. #define CC1101_STROBE_STX 0x35 /** In IDLE state: Enable TX. Perform calibration first if MCSM0.FS_AUTOCAL=1. If in RX state and CCA is enabled: Only go to TX if channel is clear. */
  66. #define CC1101_STROBE_SIDLE 0x36 /** Exit RX / TX, turn off frequency synthesizer and exit Wake-On-Radio mode if applicable. */
  67. #define CC1101_STROBE_SWOR 0x38 /** Start automatic RX polling sequence (Wake-on-Radio) as described in Section 19.5 if WORCTRL.RC_PD=0. */
  68. /* 0x37 is unused */
  69. #define CC1101_STROBE_SPWD 0x39 /** Enter power down mode when CSn goes high. */
  70. #define CC1101_STROBE_SFRX 0x3A /** Flush the RX FIFO buffer. Only issue SFRX in IDLE or RXFIFO_OVERFLOW states. */
  71. #define CC1101_STROBE_SFTX 0x3B /** Flush the TX FIFO buffer. Only issue SFTX in IDLE or TXFIFO_UNDERFLOW states. */
  72. #define CC1101_STROBE_SWORRST 0x3C /** Reset real time clock to Event1 value. */
  73. #define CC1101_STROBE_SNOP 0x3D /** No operation. May be used to get access to the chip status byte.*/
  74. /* Status registers, must be accessed with CC1101_BURST, but one by one */
  75. #define CC1101_STATUS_PARTNUM 0x30 /** Chip ID Part Number */
  76. #define CC1101_STATUS_VERSION 0x31 /** Chip ID Version */
  77. #define CC1101_STATUS_FREQEST 0x32 /** Frequency Offset Estimate from Demodulator */
  78. #define CC1101_STATUS_LQI 0x33 /** Demodulator Estimate for Link Quality */
  79. #define CC1101_STATUS_RSSI 0x34 /** Received Signal Strength Indication */
  80. #define CC1101_STATUS_MARCSTATE 0x35 /** Main Radio Control State Machine State */
  81. #define CC1101_STATUS_WORTIME1 0x36 /** High Byte of WOR Time */
  82. #define CC1101_STATUS_WORTIME0 0x37 /** Low Byte of WOR Time */
  83. #define CC1101_STATUS_PKTSTATUS 0x38 /** Current GDOx Status and Packet Status */
  84. #define CC1101_STATUS_VCO_VC_DAC 0x39 /** Current Setting from PLL Calibration Module */
  85. #define CC1101_STATUS_TXBYTES 0x3A /** Underflow and Number of Bytes */
  86. #define CC1101_STATUS_RXBYTES 0x3B /** Overflow and Number of Bytes */
  87. #define CC1101_STATUS_RCCTRL1_STATUS 0x3C /** Last RC Oscillator Calibration Result */
  88. #define CC1101_STATUS_RCCTRL0_STATUS 0x3D /** Last RC Oscillator Calibration Result */
  89. /* Some special registers, use CC1101_BURST to read/write data */
  90. #define CC1101_PATABLE 0x3E /** PATABLE register number, an 8-byte table that defines the PA control settings */
  91. #define CC1101_FIFO 0x3F /** FIFO register nunmber, can be combined with CC1101_WRITE and/or CC1101_BURST */
  92. typedef enum {
  93. CC1101StateIDLE=0b000, /** IDLE state */
  94. CC1101StateRX=0b001, /** Receive mode */
  95. CC1101StateTX=0b010, /** Transmit mode */
  96. CC1101StateFSTXON=0b011, /** Fast TX ready */
  97. CC1101StateCALIBRATE=0b100, /** Frequency synthesizer calibration is running */
  98. CC1101StateSETTLING=0b101, /** PLL is settling */
  99. CC1101StateRXFIFO_OVERFLOW=0b110, /** RX FIFO has overflowed. Read out any useful data, then flush the FIFO with SFRX */
  100. CC1101StateTXFIFO_UNDERFLOW=0b111, /** TX FIFO has underflowed. Acknowledge with SFTX */
  101. } CC1101State;
  102. typedef struct {
  103. uint8_t FIFO_BYTES_AVAILABLE:4;
  104. CC1101State STATE:3;
  105. bool CHIP_RDYn:1;
  106. } CC1101Status;
  107. typedef struct {
  108. uint8_t NUM_TXBYTES:7;
  109. bool TXFIFO_UNDERFLOW:1;
  110. } CC1101TxBytes;
  111. typedef struct {
  112. uint8_t NUM_RXBYTES:7;
  113. bool RXFIFO_OVERFLOW:1;
  114. } CC1101RxBytes;
  115. #ifdef __cplusplus
  116. }
  117. #endif