furi_hal_subghz.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. #include "furi_hal_subghz.h"
  2. #include "furi_hal_subghz_configs.h"
  3. #include <furi_hal_region.h>
  4. #include <furi_hal_version.h>
  5. #include <furi_hal_rtc.h>
  6. #include <furi_hal_gpio.h>
  7. #include <furi_hal_spi.h>
  8. #include <furi_hal_interrupt.h>
  9. #include <furi_hal_resources.h>
  10. #include <stm32wbxx_ll_dma.h>
  11. #include <furi.h>
  12. #include <cc1101.h>
  13. #include <stdio.h>
  14. #define TAG "FuriHalSubGhz"
  15. /*
  16. * Uncomment define to enable duplication of
  17. * IO GO0 CC1101 to an external comb.
  18. * Debug pin can be assigned
  19. * gpio_ext_pc0
  20. * gpio_ext_pc1
  21. * gpio_ext_pc3
  22. * gpio_ext_pb2
  23. * gpio_ext_pb3
  24. * gpio_ext_pa4
  25. * gpio_ext_pa6
  26. * gpio_ext_pa7
  27. * Attention this setting switches pin to output.
  28. * Make sure it is not connected directly to power or ground
  29. */
  30. //#define SUBGHZ_DEBUG_CC1101_PIN gpio_ext_pa7
  31. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  32. uint32_t subghz_debug_gpio_buff[2];
  33. #endif
  34. typedef struct {
  35. volatile SubGhzState state;
  36. volatile SubGhzRegulation regulation;
  37. volatile FuriHalSubGhzPreset preset;
  38. } FuriHalSubGhz;
  39. volatile FuriHalSubGhz furi_hal_subghz = {
  40. .state = SubGhzStateInit,
  41. .regulation = SubGhzRegulationTxRx,
  42. .preset = FuriHalSubGhzPresetIDLE,
  43. };
  44. void furi_hal_subghz_init() {
  45. furi_assert(furi_hal_subghz.state == SubGhzStateInit);
  46. furi_hal_subghz.state = SubGhzStateIdle;
  47. furi_hal_subghz.preset = FuriHalSubGhzPresetIDLE;
  48. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  49. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  50. furi_hal_gpio_init(&FURI_HAL_SUBGHZ_TX_GPIO, GpioModeOutputPushPull, GpioPullNo, GpioSpeedLow);
  51. #endif
  52. // Reset
  53. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  54. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  55. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  56. // Prepare GD0 for power on self test
  57. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeInput, GpioPullNo, GpioSpeedLow);
  58. // GD0 low
  59. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHW);
  60. while(furi_hal_gpio_read(&gpio_cc1101_g0) != false)
  61. ;
  62. // GD0 high
  63. cc1101_write_reg(
  64. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHW | CC1101_IOCFG_INV);
  65. while(furi_hal_gpio_read(&gpio_cc1101_g0) != true)
  66. ;
  67. // Reset GD0 to floating state
  68. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  69. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  70. // RF switches
  71. furi_hal_gpio_init(&gpio_rf_sw_0, GpioModeOutputPushPull, GpioPullNo, GpioSpeedLow);
  72. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  73. // Go to sleep
  74. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  75. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  76. FURI_LOG_I(TAG, "Init OK");
  77. }
  78. void furi_hal_subghz_sleep() {
  79. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  80. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  81. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  82. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  83. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  84. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  85. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  86. furi_hal_subghz.preset = FuriHalSubGhzPresetIDLE;
  87. }
  88. void furi_hal_subghz_dump_state() {
  89. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  90. printf(
  91. "[furi_hal_subghz] cc1101 chip %d, version %d\r\n",
  92. cc1101_get_partnumber(&furi_hal_spi_bus_handle_subghz),
  93. cc1101_get_version(&furi_hal_spi_bus_handle_subghz));
  94. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  95. }
  96. void furi_hal_subghz_load_preset(FuriHalSubGhzPreset preset) {
  97. if(preset == FuriHalSubGhzPresetOok650Async) {
  98. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_ook_650khz_async_regs);
  99. furi_hal_subghz_load_patable(furi_hal_subghz_preset_ook_async_patable);
  100. } else if(preset == FuriHalSubGhzPresetOok270Async) {
  101. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_ook_270khz_async_regs);
  102. furi_hal_subghz_load_patable(furi_hal_subghz_preset_ook_async_patable);
  103. } else if(preset == FuriHalSubGhzPreset2FSKDev238Async) {
  104. furi_hal_subghz_load_registers(
  105. (uint8_t*)furi_hal_subghz_preset_2fsk_dev2_38khz_async_regs);
  106. furi_hal_subghz_load_patable(furi_hal_subghz_preset_2fsk_async_patable);
  107. } else if(preset == FuriHalSubGhzPreset2FSKDev476Async) {
  108. furi_hal_subghz_load_registers(
  109. (uint8_t*)furi_hal_subghz_preset_2fsk_dev47_6khz_async_regs);
  110. furi_hal_subghz_load_patable(furi_hal_subghz_preset_2fsk_async_patable);
  111. } else if(preset == FuriHalSubGhzPresetMSK99_97KbAsync) {
  112. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_msk_99_97kb_async_regs);
  113. furi_hal_subghz_load_patable(furi_hal_subghz_preset_msk_async_patable);
  114. } else if(preset == FuriHalSubGhzPresetGFSK9_99KbAsync) {
  115. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_gfsk_9_99kb_async_regs);
  116. furi_hal_subghz_load_patable(furi_hal_subghz_preset_gfsk_async_patable);
  117. } else {
  118. furi_crash("SubGhz: Missing config.");
  119. }
  120. furi_hal_subghz.preset = preset;
  121. }
  122. void furi_hal_subghz_load_custom_preset(uint8_t* preset_data) {
  123. //load config
  124. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  125. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  126. uint32_t i = 0;
  127. uint8_t pa[8] = {0};
  128. while(preset_data[i]) {
  129. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, preset_data[i], preset_data[i + 1]);
  130. i += 2;
  131. }
  132. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  133. //load pa table
  134. memcpy(&pa[0], &preset_data[i + 2], 8);
  135. furi_hal_subghz_load_patable(pa);
  136. furi_hal_subghz.preset = FuriHalSubGhzPresetCustom;
  137. //show debug
  138. if(furi_hal_rtc_is_flag_set(FuriHalRtcFlagDebug)) {
  139. i = 0;
  140. FURI_LOG_D(TAG, "Loading custom preset");
  141. while(preset_data[i]) {
  142. FURI_LOG_D(TAG, "Reg[%lu]: %02X=%02X", i, preset_data[i], preset_data[i + 1]);
  143. i += 2;
  144. }
  145. for(uint8_t y = i; y < i + 10; y++) {
  146. FURI_LOG_D(TAG, "PA[%u]: %02X", y, preset_data[y]);
  147. }
  148. }
  149. }
  150. void furi_hal_subghz_load_registers(uint8_t* data) {
  151. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  152. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  153. uint32_t i = 0;
  154. while(data[i]) {
  155. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, data[i], data[i + 1]);
  156. i += 2;
  157. }
  158. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  159. }
  160. void furi_hal_subghz_load_patable(const uint8_t data[8]) {
  161. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  162. cc1101_set_pa_table(&furi_hal_spi_bus_handle_subghz, data);
  163. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  164. }
  165. void furi_hal_subghz_write_packet(const uint8_t* data, uint8_t size) {
  166. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  167. cc1101_flush_tx(&furi_hal_spi_bus_handle_subghz);
  168. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_FIFO, size);
  169. cc1101_write_fifo(&furi_hal_spi_bus_handle_subghz, data, size);
  170. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  171. }
  172. void furi_hal_subghz_flush_rx() {
  173. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  174. cc1101_flush_rx(&furi_hal_spi_bus_handle_subghz);
  175. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  176. }
  177. void furi_hal_subghz_flush_tx() {
  178. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  179. cc1101_flush_tx(&furi_hal_spi_bus_handle_subghz);
  180. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  181. }
  182. bool furi_hal_subghz_rx_pipe_not_empty() {
  183. CC1101RxBytes status[1];
  184. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  185. cc1101_read_reg(
  186. &furi_hal_spi_bus_handle_subghz, (CC1101_STATUS_RXBYTES) | CC1101_BURST, (uint8_t*)status);
  187. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  188. // TODO: you can add a buffer overflow flag if needed
  189. if(status->NUM_RXBYTES > 0) {
  190. return true;
  191. } else {
  192. return false;
  193. }
  194. }
  195. bool furi_hal_subghz_is_rx_data_crc_valid() {
  196. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  197. uint8_t data[1];
  198. cc1101_read_reg(&furi_hal_spi_bus_handle_subghz, CC1101_STATUS_LQI | CC1101_BURST, data);
  199. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  200. if(((data[0] >> 7) & 0x01)) {
  201. return true;
  202. } else {
  203. return false;
  204. }
  205. }
  206. void furi_hal_subghz_read_packet(uint8_t* data, uint8_t* size) {
  207. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  208. cc1101_read_fifo(&furi_hal_spi_bus_handle_subghz, data, size);
  209. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  210. }
  211. void furi_hal_subghz_shutdown() {
  212. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  213. // Reset and shutdown
  214. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  215. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  216. }
  217. void furi_hal_subghz_reset() {
  218. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  219. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  220. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  221. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  222. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  223. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  224. }
  225. void furi_hal_subghz_idle() {
  226. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  227. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  228. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  229. }
  230. void furi_hal_subghz_rx() {
  231. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  232. cc1101_switch_to_rx(&furi_hal_spi_bus_handle_subghz);
  233. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  234. }
  235. bool furi_hal_subghz_tx() {
  236. if(furi_hal_subghz.regulation != SubGhzRegulationTxRx) return false;
  237. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  238. cc1101_switch_to_tx(&furi_hal_spi_bus_handle_subghz);
  239. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  240. return true;
  241. }
  242. float furi_hal_subghz_get_rssi() {
  243. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  244. int32_t rssi_dec = cc1101_get_rssi(&furi_hal_spi_bus_handle_subghz);
  245. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  246. float rssi = rssi_dec;
  247. if(rssi_dec >= 128) {
  248. rssi = ((rssi - 256.0f) / 2.0f) - 74.0f;
  249. } else {
  250. rssi = (rssi / 2.0f) - 74.0f;
  251. }
  252. return rssi;
  253. }
  254. uint8_t furi_hal_subghz_get_lqi() {
  255. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  256. uint8_t data[1];
  257. cc1101_read_reg(&furi_hal_spi_bus_handle_subghz, CC1101_STATUS_LQI | CC1101_BURST, data);
  258. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  259. return data[0] & 0x7F;
  260. }
  261. bool furi_hal_subghz_is_frequency_valid(uint32_t value) {
  262. if(!(value >= 299999755 && value <= 348000335) &&
  263. !(value >= 386999938 && value <= 464000000) &&
  264. !(value >= 778999847 && value <= 928000000)) {
  265. return false;
  266. }
  267. return true;
  268. }
  269. uint32_t furi_hal_subghz_set_frequency_and_path(uint32_t value) {
  270. value = furi_hal_subghz_set_frequency(value);
  271. if(value >= 299999755 && value <= 348000335) {
  272. furi_hal_subghz_set_path(FuriHalSubGhzPath315);
  273. } else if(value >= 386999938 && value <= 464000000) {
  274. furi_hal_subghz_set_path(FuriHalSubGhzPath433);
  275. } else if(value >= 778999847 && value <= 928000000) {
  276. furi_hal_subghz_set_path(FuriHalSubGhzPath868);
  277. } else {
  278. furi_crash("SubGhz: Incorrect frequency during set.");
  279. }
  280. return value;
  281. }
  282. uint32_t furi_hal_subghz_set_frequency(uint32_t value) {
  283. if(furi_hal_region_is_frequency_allowed(value)) {
  284. furi_hal_subghz.regulation = SubGhzRegulationTxRx;
  285. } else {
  286. furi_hal_subghz.regulation = SubGhzRegulationOnlyRx;
  287. }
  288. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  289. uint32_t real_frequency = cc1101_set_frequency(&furi_hal_spi_bus_handle_subghz, value);
  290. cc1101_calibrate(&furi_hal_spi_bus_handle_subghz);
  291. while(true) {
  292. CC1101Status status = cc1101_get_status(&furi_hal_spi_bus_handle_subghz);
  293. if(status.STATE == CC1101StateIDLE) break;
  294. }
  295. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  296. return real_frequency;
  297. }
  298. void furi_hal_subghz_set_path(FuriHalSubGhzPath path) {
  299. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  300. if(path == FuriHalSubGhzPath433) {
  301. furi_hal_gpio_write(&gpio_rf_sw_0, 0);
  302. cc1101_write_reg(
  303. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW | CC1101_IOCFG_INV);
  304. } else if(path == FuriHalSubGhzPath315) {
  305. furi_hal_gpio_write(&gpio_rf_sw_0, 1);
  306. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  307. } else if(path == FuriHalSubGhzPath868) {
  308. furi_hal_gpio_write(&gpio_rf_sw_0, 1);
  309. cc1101_write_reg(
  310. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW | CC1101_IOCFG_INV);
  311. } else if(path == FuriHalSubGhzPathIsolate) {
  312. furi_hal_gpio_write(&gpio_rf_sw_0, 0);
  313. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  314. } else {
  315. furi_crash("SubGhz: Incorrect path during set.");
  316. }
  317. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  318. }
  319. volatile uint32_t furi_hal_subghz_capture_delta_duration = 0;
  320. volatile FuriHalSubGhzCaptureCallback furi_hal_subghz_capture_callback = NULL;
  321. volatile void* furi_hal_subghz_capture_callback_context = NULL;
  322. static void furi_hal_subghz_capture_ISR() {
  323. // Channel 1
  324. if(LL_TIM_IsActiveFlag_CC1(TIM2)) {
  325. LL_TIM_ClearFlag_CC1(TIM2);
  326. furi_hal_subghz_capture_delta_duration = LL_TIM_IC_GetCaptureCH1(TIM2);
  327. if(furi_hal_subghz_capture_callback) {
  328. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  329. furi_hal_gpio_write(&SUBGHZ_DEBUG_CC1101_PIN, false);
  330. #endif
  331. furi_hal_subghz_capture_callback(
  332. true,
  333. furi_hal_subghz_capture_delta_duration,
  334. (void*)furi_hal_subghz_capture_callback_context);
  335. }
  336. }
  337. // Channel 2
  338. if(LL_TIM_IsActiveFlag_CC2(TIM2)) {
  339. LL_TIM_ClearFlag_CC2(TIM2);
  340. if(furi_hal_subghz_capture_callback) {
  341. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  342. furi_hal_gpio_write(&SUBGHZ_DEBUG_CC1101_PIN, true);
  343. #endif
  344. furi_hal_subghz_capture_callback(
  345. false,
  346. LL_TIM_IC_GetCaptureCH2(TIM2) - furi_hal_subghz_capture_delta_duration,
  347. (void*)furi_hal_subghz_capture_callback_context);
  348. }
  349. }
  350. }
  351. void furi_hal_subghz_start_async_rx(FuriHalSubGhzCaptureCallback callback, void* context) {
  352. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  353. furi_hal_subghz.state = SubGhzStateAsyncRx;
  354. furi_hal_subghz_capture_callback = callback;
  355. furi_hal_subghz_capture_callback_context = context;
  356. furi_hal_gpio_init_ex(
  357. &gpio_cc1101_g0, GpioModeAltFunctionPushPull, GpioPullNo, GpioSpeedLow, GpioAltFn1TIM2);
  358. // Timer: base
  359. LL_TIM_InitTypeDef TIM_InitStruct = {0};
  360. TIM_InitStruct.Prescaler = 64 - 1;
  361. TIM_InitStruct.CounterMode = LL_TIM_COUNTERMODE_UP;
  362. TIM_InitStruct.Autoreload = 0x7FFFFFFE;
  363. TIM_InitStruct.ClockDivision = LL_TIM_CLOCKDIVISION_DIV4;
  364. LL_TIM_Init(TIM2, &TIM_InitStruct);
  365. // Timer: advanced
  366. LL_TIM_SetClockSource(TIM2, LL_TIM_CLOCKSOURCE_INTERNAL);
  367. LL_TIM_DisableARRPreload(TIM2);
  368. LL_TIM_SetTriggerInput(TIM2, LL_TIM_TS_TI2FP2);
  369. LL_TIM_SetSlaveMode(TIM2, LL_TIM_SLAVEMODE_RESET);
  370. LL_TIM_SetTriggerOutput(TIM2, LL_TIM_TRGO_RESET);
  371. LL_TIM_EnableMasterSlaveMode(TIM2);
  372. LL_TIM_DisableDMAReq_TRIG(TIM2);
  373. LL_TIM_DisableIT_TRIG(TIM2);
  374. // Timer: channel 1 indirect
  375. LL_TIM_IC_SetActiveInput(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_ACTIVEINPUT_INDIRECTTI);
  376. LL_TIM_IC_SetPrescaler(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_ICPSC_DIV1);
  377. LL_TIM_IC_SetPolarity(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_IC_POLARITY_FALLING);
  378. LL_TIM_IC_SetFilter(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_IC_FILTER_FDIV1);
  379. // Timer: channel 2 direct
  380. LL_TIM_IC_SetActiveInput(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_ACTIVEINPUT_DIRECTTI);
  381. LL_TIM_IC_SetPrescaler(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_ICPSC_DIV1);
  382. LL_TIM_IC_SetPolarity(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_IC_POLARITY_RISING);
  383. LL_TIM_IC_SetFilter(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_IC_FILTER_FDIV32_N8);
  384. // ISR setup
  385. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, furi_hal_subghz_capture_ISR, NULL);
  386. // Interrupts and channels
  387. LL_TIM_EnableIT_CC1(TIM2);
  388. LL_TIM_EnableIT_CC2(TIM2);
  389. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH1);
  390. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH2);
  391. // Start timer
  392. LL_TIM_SetCounter(TIM2, 0);
  393. LL_TIM_EnableCounter(TIM2);
  394. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  395. furi_hal_gpio_init(
  396. &SUBGHZ_DEBUG_CC1101_PIN, GpioModeOutputPushPull, GpioPullNo, GpioSpeedVeryHigh);
  397. #endif
  398. // Switch to RX
  399. furi_hal_subghz_rx();
  400. }
  401. void furi_hal_subghz_stop_async_rx() {
  402. furi_assert(furi_hal_subghz.state == SubGhzStateAsyncRx);
  403. furi_hal_subghz.state = SubGhzStateIdle;
  404. // Shutdown radio
  405. furi_hal_subghz_idle();
  406. FURI_CRITICAL_ENTER();
  407. LL_TIM_DeInit(TIM2);
  408. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  409. furi_hal_gpio_init(&SUBGHZ_DEBUG_CC1101_PIN, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  410. #endif
  411. FURI_CRITICAL_EXIT();
  412. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, NULL, NULL);
  413. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  414. }
  415. #define API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL (256)
  416. #define API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF (API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL / 2)
  417. #define API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME 333
  418. typedef struct {
  419. uint32_t* buffer;
  420. bool flip_flop;
  421. FuriHalSubGhzAsyncTxCallback callback;
  422. void* callback_context;
  423. uint64_t duty_high;
  424. uint64_t duty_low;
  425. } FuriHalSubGhzAsyncTx;
  426. static FuriHalSubGhzAsyncTx furi_hal_subghz_async_tx = {0};
  427. static void furi_hal_subghz_async_tx_refill(uint32_t* buffer, size_t samples) {
  428. while(samples > 0) {
  429. bool is_odd = samples % 2;
  430. LevelDuration ld =
  431. furi_hal_subghz_async_tx.callback(furi_hal_subghz_async_tx.callback_context);
  432. if(level_duration_is_wait(ld)) {
  433. return;
  434. } else if(level_duration_is_reset(ld)) {
  435. // One more even sample required to end at low level
  436. if(is_odd) {
  437. *buffer = API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  438. buffer++;
  439. samples--;
  440. furi_hal_subghz_async_tx.duty_low += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  441. }
  442. break;
  443. } else {
  444. // Inject guard time if level is incorrect
  445. bool level = level_duration_get_level(ld);
  446. if(is_odd == level) {
  447. *buffer = API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  448. buffer++;
  449. samples--;
  450. if(!level) {
  451. furi_hal_subghz_async_tx.duty_high += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  452. } else {
  453. furi_hal_subghz_async_tx.duty_low += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  454. }
  455. // This code must be invoked only once: when encoder starts with low level.
  456. // Otherwise whole thing will crash.
  457. furi_check(samples > 0);
  458. }
  459. uint32_t duration = level_duration_get_duration(ld);
  460. furi_assert(duration > 0);
  461. *buffer = duration;
  462. buffer++;
  463. samples--;
  464. if(level) {
  465. furi_hal_subghz_async_tx.duty_high += duration;
  466. } else {
  467. furi_hal_subghz_async_tx.duty_low += duration;
  468. }
  469. }
  470. }
  471. memset(buffer, 0, samples * sizeof(uint32_t));
  472. }
  473. static void furi_hal_subghz_async_tx_dma_isr() {
  474. furi_assert(
  475. furi_hal_subghz.state == SubGhzStateAsyncTx ||
  476. furi_hal_subghz.state == SubGhzStateAsyncTxEnd ||
  477. furi_hal_subghz.state == SubGhzStateAsyncTxLast);
  478. if(LL_DMA_IsActiveFlag_HT1(DMA1)) {
  479. LL_DMA_ClearFlag_HT1(DMA1);
  480. furi_hal_subghz_async_tx_refill(
  481. furi_hal_subghz_async_tx.buffer, API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF);
  482. }
  483. if(LL_DMA_IsActiveFlag_TC1(DMA1)) {
  484. LL_DMA_ClearFlag_TC1(DMA1);
  485. furi_hal_subghz_async_tx_refill(
  486. furi_hal_subghz_async_tx.buffer + API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF,
  487. API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF);
  488. }
  489. }
  490. static void furi_hal_subghz_async_tx_timer_isr() {
  491. if(LL_TIM_IsActiveFlag_UPDATE(TIM2)) {
  492. LL_TIM_ClearFlag_UPDATE(TIM2);
  493. if(LL_TIM_GetAutoReload(TIM2) == 0) {
  494. if(furi_hal_subghz.state == SubGhzStateAsyncTx) {
  495. furi_hal_subghz.state = SubGhzStateAsyncTxLast;
  496. //forcibly pulls the pin to the ground so that there is no carrier
  497. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeInput, GpioPullDown, GpioSpeedLow);
  498. } else {
  499. furi_hal_subghz.state = SubGhzStateAsyncTxEnd;
  500. LL_TIM_DisableCounter(TIM2);
  501. }
  502. }
  503. }
  504. }
  505. bool furi_hal_subghz_start_async_tx(FuriHalSubGhzAsyncTxCallback callback, void* context) {
  506. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  507. furi_assert(callback);
  508. //If transmission is prohibited by regional settings
  509. if(furi_hal_subghz.regulation != SubGhzRegulationTxRx) return false;
  510. furi_hal_subghz_async_tx.callback = callback;
  511. furi_hal_subghz_async_tx.callback_context = context;
  512. furi_hal_subghz.state = SubGhzStateAsyncTx;
  513. furi_hal_subghz_async_tx.duty_low = 0;
  514. furi_hal_subghz_async_tx.duty_high = 0;
  515. furi_hal_subghz_async_tx.buffer =
  516. malloc(API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL * sizeof(uint32_t));
  517. furi_hal_subghz_async_tx_refill(
  518. furi_hal_subghz_async_tx.buffer, API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL);
  519. // Connect CC1101_GD0 to TIM2 as output
  520. furi_hal_gpio_init_ex(
  521. &gpio_cc1101_g0, GpioModeAltFunctionPushPull, GpioPullDown, GpioSpeedLow, GpioAltFn1TIM2);
  522. // Configure DMA
  523. LL_DMA_InitTypeDef dma_config = {0};
  524. dma_config.PeriphOrM2MSrcAddress = (uint32_t) & (TIM2->ARR);
  525. dma_config.MemoryOrM2MDstAddress = (uint32_t)furi_hal_subghz_async_tx.buffer;
  526. dma_config.Direction = LL_DMA_DIRECTION_MEMORY_TO_PERIPH;
  527. dma_config.Mode = LL_DMA_MODE_CIRCULAR;
  528. dma_config.PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  529. dma_config.MemoryOrM2MDstIncMode = LL_DMA_MEMORY_INCREMENT;
  530. dma_config.PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_WORD;
  531. dma_config.MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_WORD;
  532. dma_config.NbData = API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL;
  533. dma_config.PeriphRequest = LL_DMAMUX_REQ_TIM2_UP;
  534. dma_config.Priority = LL_DMA_MODE_NORMAL;
  535. LL_DMA_Init(DMA1, LL_DMA_CHANNEL_1, &dma_config);
  536. furi_hal_interrupt_set_isr(FuriHalInterruptIdDma1Ch1, furi_hal_subghz_async_tx_dma_isr, NULL);
  537. LL_DMA_EnableIT_TC(DMA1, LL_DMA_CHANNEL_1);
  538. LL_DMA_EnableIT_HT(DMA1, LL_DMA_CHANNEL_1);
  539. LL_DMA_EnableChannel(DMA1, LL_DMA_CHANNEL_1);
  540. // Configure TIM2
  541. LL_TIM_InitTypeDef TIM_InitStruct = {0};
  542. TIM_InitStruct.Prescaler = 64 - 1;
  543. TIM_InitStruct.CounterMode = LL_TIM_COUNTERMODE_UP;
  544. TIM_InitStruct.Autoreload = 1000;
  545. TIM_InitStruct.ClockDivision = LL_TIM_CLOCKDIVISION_DIV1;
  546. LL_TIM_Init(TIM2, &TIM_InitStruct);
  547. LL_TIM_SetClockSource(TIM2, LL_TIM_CLOCKSOURCE_INTERNAL);
  548. LL_TIM_EnableARRPreload(TIM2);
  549. // Configure TIM2 CH2
  550. LL_TIM_OC_InitTypeDef TIM_OC_InitStruct = {0};
  551. TIM_OC_InitStruct.OCMode = LL_TIM_OCMODE_TOGGLE;
  552. TIM_OC_InitStruct.OCState = LL_TIM_OCSTATE_DISABLE;
  553. TIM_OC_InitStruct.OCNState = LL_TIM_OCSTATE_DISABLE;
  554. TIM_OC_InitStruct.CompareValue = 0;
  555. TIM_OC_InitStruct.OCPolarity = LL_TIM_OCPOLARITY_HIGH;
  556. LL_TIM_OC_Init(TIM2, LL_TIM_CHANNEL_CH2, &TIM_OC_InitStruct);
  557. LL_TIM_OC_DisableFast(TIM2, LL_TIM_CHANNEL_CH2);
  558. LL_TIM_DisableMasterSlaveMode(TIM2);
  559. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, furi_hal_subghz_async_tx_timer_isr, NULL);
  560. LL_TIM_EnableIT_UPDATE(TIM2);
  561. LL_TIM_EnableDMAReq_UPDATE(TIM2);
  562. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH2);
  563. // Start counter
  564. LL_TIM_GenerateEvent_UPDATE(TIM2);
  565. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  566. furi_hal_gpio_write(&FURI_HAL_SUBGHZ_TX_GPIO, true);
  567. #endif
  568. furi_hal_subghz_tx();
  569. LL_TIM_SetCounter(TIM2, 0);
  570. LL_TIM_EnableCounter(TIM2);
  571. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  572. furi_hal_gpio_init(
  573. &SUBGHZ_DEBUG_CC1101_PIN, GpioModeOutputPushPull, GpioPullNo, GpioSpeedVeryHigh);
  574. const GpioPin* gpio = &SUBGHZ_DEBUG_CC1101_PIN;
  575. subghz_debug_gpio_buff[0] = gpio->pin;
  576. subghz_debug_gpio_buff[1] = (uint32_t)gpio->pin << GPIO_NUMBER;
  577. dma_config.MemoryOrM2MDstAddress = (uint32_t)subghz_debug_gpio_buff;
  578. dma_config.PeriphOrM2MSrcAddress = (uint32_t) & (gpio->port->BSRR);
  579. dma_config.Direction = LL_DMA_DIRECTION_MEMORY_TO_PERIPH;
  580. dma_config.Mode = LL_DMA_MODE_CIRCULAR;
  581. dma_config.PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  582. dma_config.MemoryOrM2MDstIncMode = LL_DMA_MEMORY_INCREMENT;
  583. dma_config.PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_WORD;
  584. dma_config.MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_WORD;
  585. dma_config.NbData = 2;
  586. dma_config.PeriphRequest = LL_DMAMUX_REQ_TIM2_UP;
  587. dma_config.Priority = LL_DMA_PRIORITY_VERYHIGH;
  588. LL_DMA_Init(DMA1, LL_DMA_CHANNEL_2, &dma_config);
  589. LL_DMA_SetDataLength(DMA1, LL_DMA_CHANNEL_2, 2);
  590. LL_DMA_EnableChannel(DMA1, LL_DMA_CHANNEL_2);
  591. #endif
  592. return true;
  593. }
  594. bool furi_hal_subghz_is_async_tx_complete() {
  595. return furi_hal_subghz.state == SubGhzStateAsyncTxEnd;
  596. }
  597. void furi_hal_subghz_stop_async_tx() {
  598. furi_assert(
  599. furi_hal_subghz.state == SubGhzStateAsyncTx ||
  600. furi_hal_subghz.state == SubGhzStateAsyncTxLast ||
  601. furi_hal_subghz.state == SubGhzStateAsyncTxEnd);
  602. // Shutdown radio
  603. furi_hal_subghz_idle();
  604. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  605. furi_hal_gpio_write(&FURI_HAL_SUBGHZ_TX_GPIO, false);
  606. #endif
  607. // Deinitialize Timer
  608. FURI_CRITICAL_ENTER();
  609. LL_TIM_DeInit(TIM2);
  610. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, NULL, NULL);
  611. // Deinitialize DMA
  612. LL_DMA_DeInit(DMA1, LL_DMA_CHANNEL_1);
  613. furi_hal_interrupt_set_isr(FuriHalInterruptIdDma1Ch1, NULL, NULL);
  614. // Deinitialize GPIO
  615. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  616. #ifdef SUBGHZ_DEBUG_CC1101_PIN
  617. LL_DMA_DisableChannel(DMA1, LL_DMA_CHANNEL_2);
  618. furi_hal_gpio_init(&SUBGHZ_DEBUG_CC1101_PIN, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  619. #endif
  620. FURI_CRITICAL_EXIT();
  621. free(furi_hal_subghz_async_tx.buffer);
  622. float duty_cycle =
  623. 100.0f * (float)furi_hal_subghz_async_tx.duty_high /
  624. ((float)furi_hal_subghz_async_tx.duty_low + (float)furi_hal_subghz_async_tx.duty_high);
  625. FURI_LOG_D(
  626. TAG,
  627. "Async TX Radio stats: on %0.0fus, off %0.0fus, DutyCycle: %0.0f%%",
  628. (double)furi_hal_subghz_async_tx.duty_high,
  629. (double)furi_hal_subghz_async_tx.duty_low,
  630. (double)duty_cycle);
  631. furi_hal_subghz.state = SubGhzStateIdle;
  632. }