furi_hal_interrupt.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. #include <furi_hal_interrupt.h>
  2. #include <furi_hal_os.h>
  3. #include <furi.h>
  4. #include <stm32wbxx.h>
  5. #include <stm32wbxx_ll_tim.h>
  6. #include <stm32wbxx_ll_rcc.h>
  7. #include <stm32wbxx_ll_cortex.h>
  8. #define TAG "FuriHalInterrupt"
  9. #define FURI_HAL_INTERRUPT_DEFAULT_PRIORITY 5
  10. typedef struct {
  11. FuriHalInterruptISR isr;
  12. void* context;
  13. } FuriHalInterruptISRPair;
  14. FuriHalInterruptISRPair furi_hal_interrupt_isr[FuriHalInterruptIdMax] = {0};
  15. const IRQn_Type furi_hal_interrupt_irqn[FuriHalInterruptIdMax] = {
  16. // TIM1, TIM16, TIM17
  17. [FuriHalInterruptIdTim1TrgComTim17] = TIM1_TRG_COM_TIM17_IRQn,
  18. [FuriHalInterruptIdTim1Cc] = TIM1_CC_IRQn,
  19. [FuriHalInterruptIdTim1UpTim16] = TIM1_UP_TIM16_IRQn,
  20. // TIM2
  21. [FuriHalInterruptIdTIM2] = TIM2_IRQn,
  22. // DMA1
  23. [FuriHalInterruptIdDma1Ch1] = DMA1_Channel1_IRQn,
  24. [FuriHalInterruptIdDma1Ch2] = DMA1_Channel2_IRQn,
  25. [FuriHalInterruptIdDma1Ch3] = DMA1_Channel3_IRQn,
  26. [FuriHalInterruptIdDma1Ch4] = DMA1_Channel4_IRQn,
  27. [FuriHalInterruptIdDma1Ch5] = DMA1_Channel5_IRQn,
  28. [FuriHalInterruptIdDma1Ch6] = DMA1_Channel6_IRQn,
  29. [FuriHalInterruptIdDma1Ch7] = DMA1_Channel7_IRQn,
  30. // DMA2
  31. [FuriHalInterruptIdDma2Ch1] = DMA2_Channel1_IRQn,
  32. [FuriHalInterruptIdDma2Ch2] = DMA2_Channel2_IRQn,
  33. [FuriHalInterruptIdDma2Ch3] = DMA2_Channel3_IRQn,
  34. [FuriHalInterruptIdDma2Ch4] = DMA2_Channel4_IRQn,
  35. [FuriHalInterruptIdDma2Ch5] = DMA2_Channel5_IRQn,
  36. [FuriHalInterruptIdDma2Ch6] = DMA2_Channel6_IRQn,
  37. [FuriHalInterruptIdDma2Ch7] = DMA2_Channel7_IRQn,
  38. // RCC
  39. [FuriHalInterruptIdRcc] = RCC_IRQn,
  40. // COMP
  41. [FuriHalInterruptIdCOMP] = COMP_IRQn,
  42. // HSEM
  43. [FuriHalInterruptIdHsem] = HSEM_IRQn,
  44. // LPTIMx
  45. [FuriHalInterruptIdLpTim1] = LPTIM1_IRQn,
  46. [FuriHalInterruptIdLpTim2] = LPTIM2_IRQn,
  47. };
  48. __attribute__((always_inline)) static inline void
  49. furi_hal_interrupt_call(FuriHalInterruptId index) {
  50. furi_assert(furi_hal_interrupt_isr[index].isr);
  51. furi_hal_interrupt_isr[index].isr(furi_hal_interrupt_isr[index].context);
  52. }
  53. __attribute__((always_inline)) static inline void
  54. furi_hal_interrupt_enable(FuriHalInterruptId index, uint16_t priority) {
  55. NVIC_SetPriority(
  56. furi_hal_interrupt_irqn[index],
  57. NVIC_EncodePriority(NVIC_GetPriorityGrouping(), priority, 0));
  58. NVIC_EnableIRQ(furi_hal_interrupt_irqn[index]);
  59. }
  60. __attribute__((always_inline)) static inline void
  61. furi_hal_interrupt_clear_pending(FuriHalInterruptId index) {
  62. NVIC_ClearPendingIRQ(furi_hal_interrupt_irqn[index]);
  63. }
  64. __attribute__((always_inline)) static inline void
  65. furi_hal_interrupt_get_pending(FuriHalInterruptId index) {
  66. NVIC_GetPendingIRQ(furi_hal_interrupt_irqn[index]);
  67. }
  68. __attribute__((always_inline)) static inline void
  69. furi_hal_interrupt_set_pending(FuriHalInterruptId index) {
  70. NVIC_SetPendingIRQ(furi_hal_interrupt_irqn[index]);
  71. }
  72. __attribute__((always_inline)) static inline void
  73. furi_hal_interrupt_disable(FuriHalInterruptId index) {
  74. NVIC_DisableIRQ(furi_hal_interrupt_irqn[index]);
  75. }
  76. void furi_hal_interrupt_init() {
  77. NVIC_SetPriority(
  78. TAMP_STAMP_LSECSS_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 0, 0));
  79. NVIC_EnableIRQ(TAMP_STAMP_LSECSS_IRQn);
  80. NVIC_SetPriority(PendSV_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 15, 0));
  81. NVIC_SetPriority(FPU_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 15, 0));
  82. NVIC_EnableIRQ(FPU_IRQn);
  83. LL_SYSCFG_DisableIT_FPU_IOC();
  84. LL_SYSCFG_DisableIT_FPU_DZC();
  85. LL_SYSCFG_DisableIT_FPU_UFC();
  86. LL_SYSCFG_DisableIT_FPU_OFC();
  87. LL_SYSCFG_DisableIT_FPU_IDC();
  88. LL_SYSCFG_DisableIT_FPU_IXC();
  89. LL_HANDLER_EnableFault(LL_HANDLER_FAULT_USG);
  90. LL_HANDLER_EnableFault(LL_HANDLER_FAULT_BUS);
  91. LL_HANDLER_EnableFault(LL_HANDLER_FAULT_MEM);
  92. FURI_LOG_I(TAG, "Init OK");
  93. }
  94. void furi_hal_interrupt_set_isr(FuriHalInterruptId index, FuriHalInterruptISR isr, void* context) {
  95. furi_hal_interrupt_set_isr_ex(index, FURI_HAL_INTERRUPT_DEFAULT_PRIORITY, isr, context);
  96. }
  97. void furi_hal_interrupt_set_isr_ex(
  98. FuriHalInterruptId index,
  99. uint16_t priority,
  100. FuriHalInterruptISR isr,
  101. void* context) {
  102. furi_assert(index < FuriHalInterruptIdMax);
  103. furi_assert(priority < 15);
  104. furi_assert(furi_hal_interrupt_irqn[index]);
  105. if(isr) {
  106. // Pre ISR set
  107. furi_assert(furi_hal_interrupt_isr[index].isr == NULL);
  108. } else {
  109. // Pre ISR clear
  110. furi_assert(furi_hal_interrupt_isr[index].isr != NULL);
  111. furi_hal_interrupt_disable(index);
  112. furi_hal_interrupt_clear_pending(index);
  113. }
  114. furi_hal_interrupt_isr[index].isr = isr;
  115. furi_hal_interrupt_isr[index].context = context;
  116. __DMB();
  117. if(isr) {
  118. // Post ISR set
  119. furi_hal_interrupt_clear_pending(index);
  120. furi_hal_interrupt_enable(index, priority);
  121. } else {
  122. // Post ISR clear
  123. }
  124. }
  125. /* Timer 2 */
  126. void TIM2_IRQHandler() {
  127. furi_hal_interrupt_call(FuriHalInterruptIdTIM2);
  128. }
  129. /* Timer 1 Update */
  130. void TIM1_UP_TIM16_IRQHandler() {
  131. furi_hal_interrupt_call(FuriHalInterruptIdTim1UpTim16);
  132. }
  133. void TIM1_TRG_COM_TIM17_IRQHandler() {
  134. furi_hal_interrupt_call(FuriHalInterruptIdTim1TrgComTim17);
  135. }
  136. void TIM1_CC_IRQHandler() {
  137. furi_hal_interrupt_call(FuriHalInterruptIdTim1Cc);
  138. }
  139. /* DMA 1 */
  140. void DMA1_Channel1_IRQHandler() {
  141. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch1);
  142. }
  143. void DMA1_Channel2_IRQHandler() {
  144. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch2);
  145. }
  146. void DMA1_Channel3_IRQHandler() {
  147. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch3);
  148. }
  149. void DMA1_Channel4_IRQHandler() {
  150. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch4);
  151. }
  152. void DMA1_Channel5_IRQHandler() {
  153. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch5);
  154. }
  155. void DMA1_Channel6_IRQHandler() {
  156. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch6);
  157. }
  158. void DMA1_Channel7_IRQHandler() {
  159. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch7);
  160. }
  161. /* DMA 2 */
  162. void DMA2_Channel1_IRQHandler() {
  163. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch1);
  164. }
  165. void DMA2_Channel2_IRQHandler() {
  166. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch2);
  167. }
  168. void DMA2_Channel3_IRQHandler() {
  169. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch3);
  170. }
  171. void DMA2_Channel4_IRQHandler() {
  172. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch4);
  173. }
  174. void DMA2_Channel5_IRQHandler() {
  175. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch5);
  176. }
  177. void DMA2_Channel6_IRQHandler() {
  178. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch6);
  179. }
  180. void DMA2_Channel7_IRQHandler() {
  181. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch7);
  182. }
  183. void HSEM_IRQHandler() {
  184. furi_hal_interrupt_call(FuriHalInterruptIdHsem);
  185. }
  186. void TAMP_STAMP_LSECSS_IRQHandler(void) {
  187. if(LL_RCC_IsActiveFlag_LSECSS()) {
  188. LL_RCC_ClearFlag_LSECSS();
  189. if(!LL_RCC_LSE_IsReady()) {
  190. FURI_LOG_E(TAG, "LSE CSS fired: resetting system");
  191. NVIC_SystemReset();
  192. } else {
  193. FURI_LOG_E(TAG, "LSE CSS fired: but LSE is alive");
  194. }
  195. }
  196. }
  197. void RCC_IRQHandler() {
  198. furi_hal_interrupt_call(FuriHalInterruptIdRcc);
  199. }
  200. void NMI_Handler() {
  201. if(LL_RCC_IsActiveFlag_HSECSS()) {
  202. LL_RCC_ClearFlag_HSECSS();
  203. FURI_LOG_E(TAG, "HSE CSS fired: resetting system");
  204. NVIC_SystemReset();
  205. }
  206. }
  207. void HardFault_Handler() {
  208. furi_crash("HardFault");
  209. }
  210. void MemManage_Handler() {
  211. if(FURI_BIT(SCB->CFSR, SCB_CFSR_MMARVALID_Pos)) {
  212. uint32_t memfault_address = SCB->MMFAR;
  213. if(memfault_address < (1024 * 1024)) {
  214. // from 0x00 to 1MB, see FuriHalMpuRegionNULL
  215. furi_crash("NULL pointer dereference");
  216. } else {
  217. // write or read of MPU region 1 (FuriHalMpuRegionStack)
  218. furi_crash("MPU fault, possibly stack overflow");
  219. }
  220. } else if(FURI_BIT(SCB->CFSR, SCB_CFSR_MSTKERR_Pos)) {
  221. // push to stack on MPU region 1 (FuriHalMpuRegionStack)
  222. furi_crash("MemManage fault, possibly stack overflow");
  223. }
  224. furi_crash("MemManage");
  225. }
  226. void BusFault_Handler() {
  227. furi_crash("BusFault");
  228. }
  229. void UsageFault_Handler() {
  230. furi_crash("UsageFault");
  231. }
  232. void DebugMon_Handler() {
  233. }
  234. #include "usbd_core.h"
  235. extern usbd_device udev;
  236. extern void HW_IPCC_Tx_Handler();
  237. extern void HW_IPCC_Rx_Handler();
  238. void SysTick_Handler() {
  239. furi_hal_os_tick();
  240. }
  241. void USB_LP_IRQHandler() {
  242. #ifndef FURI_RAM_EXEC
  243. usbd_poll(&udev);
  244. #endif
  245. }
  246. void USB_HP_IRQHandler() {
  247. }
  248. void IPCC_C1_TX_IRQHandler() {
  249. HW_IPCC_Tx_Handler();
  250. }
  251. void IPCC_C1_RX_IRQHandler() {
  252. HW_IPCC_Rx_Handler();
  253. }
  254. void FPU_IRQHandler() {
  255. furi_crash("FpuFault");
  256. }
  257. void LPTIM1_IRQHandler() {
  258. furi_hal_interrupt_call(FuriHalInterruptIdLpTim1);
  259. }
  260. void LPTIM2_IRQHandler() {
  261. furi_hal_interrupt_call(FuriHalInterruptIdLpTim2);
  262. }