dacc.h 4.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /**
  2. * \file
  3. *
  4. * Copyright (c) 2015-2018 Microchip Technology Inc. and its subsidiaries.
  5. *
  6. * \asf_license_start
  7. *
  8. * \page License
  9. *
  10. * Subject to your compliance with these terms, you may use Microchip
  11. * software and any derivatives exclusively with Microchip products.
  12. * It is your responsibility to comply with third party license terms applicable
  13. * to your use of third party software (including open source software) that
  14. * may accompany Microchip software.
  15. *
  16. * THIS SOFTWARE IS SUPPLIED BY MICROCHIP "AS IS". NO WARRANTIES,
  17. * WHETHER EXPRESS, IMPLIED OR STATUTORY, APPLY TO THIS SOFTWARE,
  18. * INCLUDING ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY,
  19. * AND FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT WILL MICROCHIP BE
  20. * LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL
  21. * LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE
  22. * SOFTWARE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE
  23. * POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT
  24. * ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY
  25. * RELATED TO THIS SOFTWARE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY,
  26. * THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THIS SOFTWARE.
  27. *
  28. * \asf_license_stop
  29. *
  30. */
  31. /*
  32. * Support and FAQ: visit <a href="https://www.microchip.com/support/">Microchip Support</a>
  33. */
  34. #ifndef _SAME70_DACC_INSTANCE_
  35. #define _SAME70_DACC_INSTANCE_
  36. /* ========== Register definition for DACC peripheral ========== */
  37. #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
  38. #define REG_DACC_CR (0x40040000U) /**< \brief (DACC) Control Register */
  39. #define REG_DACC_MR (0x40040004U) /**< \brief (DACC) Mode Register */
  40. #define REG_DACC_TRIGR (0x40040008U) /**< \brief (DACC) Trigger Register */
  41. #define REG_DACC_CHER (0x40040010U) /**< \brief (DACC) Channel Enable Register */
  42. #define REG_DACC_CHDR (0x40040014U) /**< \brief (DACC) Channel Disable Register */
  43. #define REG_DACC_CHSR (0x40040018U) /**< \brief (DACC) Channel Status Register */
  44. #define REG_DACC_CDR (0x4004001CU) /**< \brief (DACC) Conversion Data Register */
  45. #define REG_DACC_IER (0x40040024U) /**< \brief (DACC) Interrupt Enable Register */
  46. #define REG_DACC_IDR (0x40040028U) /**< \brief (DACC) Interrupt Disable Register */
  47. #define REG_DACC_IMR (0x4004002CU) /**< \brief (DACC) Interrupt Mask Register */
  48. #define REG_DACC_ISR (0x40040030U) /**< \brief (DACC) Interrupt Status Register */
  49. #define REG_DACC_ACR (0x40040094U) /**< \brief (DACC) Analog Current Register */
  50. #define REG_DACC_WPMR (0x400400E4U) /**< \brief (DACC) Write Protection Mode Register */
  51. #define REG_DACC_WPSR (0x400400E8U) /**< \brief (DACC) Write Protection Status Register */
  52. #define REG_DACC_VERSION (0x400400FCU) /**< \brief (DACC) Version Register */
  53. #else
  54. #define REG_DACC_CR (*(__O uint32_t*)0x40040000U) /**< \brief (DACC) Control Register */
  55. #define REG_DACC_MR (*(__IO uint32_t*)0x40040004U) /**< \brief (DACC) Mode Register */
  56. #define REG_DACC_TRIGR (*(__IO uint32_t*)0x40040008U) /**< \brief (DACC) Trigger Register */
  57. #define REG_DACC_CHER (*(__O uint32_t*)0x40040010U) /**< \brief (DACC) Channel Enable Register */
  58. #define REG_DACC_CHDR (*(__O uint32_t*)0x40040014U) /**< \brief (DACC) Channel Disable Register */
  59. #define REG_DACC_CHSR (*(__I uint32_t*)0x40040018U) /**< \brief (DACC) Channel Status Register */
  60. #define REG_DACC_CDR (*(__O uint32_t*)0x4004001CU) /**< \brief (DACC) Conversion Data Register */
  61. #define REG_DACC_IER (*(__O uint32_t*)0x40040024U) /**< \brief (DACC) Interrupt Enable Register */
  62. #define REG_DACC_IDR (*(__O uint32_t*)0x40040028U) /**< \brief (DACC) Interrupt Disable Register */
  63. #define REG_DACC_IMR (*(__I uint32_t*)0x4004002CU) /**< \brief (DACC) Interrupt Mask Register */
  64. #define REG_DACC_ISR (*(__I uint32_t*)0x40040030U) /**< \brief (DACC) Interrupt Status Register */
  65. #define REG_DACC_ACR (*(__IO uint32_t*)0x40040094U) /**< \brief (DACC) Analog Current Register */
  66. #define REG_DACC_WPMR (*(__IO uint32_t*)0x400400E4U) /**< \brief (DACC) Write Protection Mode Register */
  67. #define REG_DACC_WPSR (*(__I uint32_t*)0x400400E8U) /**< \brief (DACC) Write Protection Status Register */
  68. #define REG_DACC_VERSION (*(__I uint32_t*)0x400400FCU) /**< \brief (DACC) Version Register */
  69. #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
  70. #endif /* _SAME70_DACC_INSTANCE_ */