samd21j17a.h 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192
  1. /**
  2. * \file
  3. *
  4. * \brief Peripheral I/O description for SAMD21J17A
  5. *
  6. * Copyright (c) 2014-2015 Atmel Corporation. All rights reserved.
  7. *
  8. * \asf_license_start
  9. *
  10. * \page License
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. *
  18. * 2. Redistributions in binary form must reproduce the above copyright notice,
  19. * this list of conditions and the following disclaimer in the documentation
  20. * and/or other materials provided with the distribution.
  21. *
  22. * 3. The name of Atmel may not be used to endorse or promote products derived
  23. * from this software without specific prior written permission.
  24. *
  25. * 4. This software may only be redistributed and used in connection with an
  26. * Atmel microcontroller product.
  27. *
  28. * THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
  29. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  30. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
  31. * EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
  32. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  33. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  34. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  35. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  36. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
  37. * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  38. * POSSIBILITY OF SUCH DAMAGE.
  39. *
  40. * \asf_license_stop
  41. *
  42. */
  43. /*
  44. * Support and FAQ: visit <a href="http://www.atmel.com/design-support/">Atmel Support</a>
  45. */
  46. #ifndef _SAMD21J17A_PIO_
  47. #define _SAMD21J17A_PIO_
  48. #define PIN_PA00 0 /**< \brief Pin Number for PA00 */
  49. #define PORT_PA00 (1ul << 0) /**< \brief PORT Mask for PA00 */
  50. #define PIN_PA01 1 /**< \brief Pin Number for PA01 */
  51. #define PORT_PA01 (1ul << 1) /**< \brief PORT Mask for PA01 */
  52. #define PIN_PA02 2 /**< \brief Pin Number for PA02 */
  53. #define PORT_PA02 (1ul << 2) /**< \brief PORT Mask for PA02 */
  54. #define PIN_PA03 3 /**< \brief Pin Number for PA03 */
  55. #define PORT_PA03 (1ul << 3) /**< \brief PORT Mask for PA03 */
  56. #define PIN_PA04 4 /**< \brief Pin Number for PA04 */
  57. #define PORT_PA04 (1ul << 4) /**< \brief PORT Mask for PA04 */
  58. #define PIN_PA05 5 /**< \brief Pin Number for PA05 */
  59. #define PORT_PA05 (1ul << 5) /**< \brief PORT Mask for PA05 */
  60. #define PIN_PA06 6 /**< \brief Pin Number for PA06 */
  61. #define PORT_PA06 (1ul << 6) /**< \brief PORT Mask for PA06 */
  62. #define PIN_PA07 7 /**< \brief Pin Number for PA07 */
  63. #define PORT_PA07 (1ul << 7) /**< \brief PORT Mask for PA07 */
  64. #define PIN_PA08 8 /**< \brief Pin Number for PA08 */
  65. #define PORT_PA08 (1ul << 8) /**< \brief PORT Mask for PA08 */
  66. #define PIN_PA09 9 /**< \brief Pin Number for PA09 */
  67. #define PORT_PA09 (1ul << 9) /**< \brief PORT Mask for PA09 */
  68. #define PIN_PA10 10 /**< \brief Pin Number for PA10 */
  69. #define PORT_PA10 (1ul << 10) /**< \brief PORT Mask for PA10 */
  70. #define PIN_PA11 11 /**< \brief Pin Number for PA11 */
  71. #define PORT_PA11 (1ul << 11) /**< \brief PORT Mask for PA11 */
  72. #define PIN_PA12 12 /**< \brief Pin Number for PA12 */
  73. #define PORT_PA12 (1ul << 12) /**< \brief PORT Mask for PA12 */
  74. #define PIN_PA13 13 /**< \brief Pin Number for PA13 */
  75. #define PORT_PA13 (1ul << 13) /**< \brief PORT Mask for PA13 */
  76. #define PIN_PA14 14 /**< \brief Pin Number for PA14 */
  77. #define PORT_PA14 (1ul << 14) /**< \brief PORT Mask for PA14 */
  78. #define PIN_PA15 15 /**< \brief Pin Number for PA15 */
  79. #define PORT_PA15 (1ul << 15) /**< \brief PORT Mask for PA15 */
  80. #define PIN_PA16 16 /**< \brief Pin Number for PA16 */
  81. #define PORT_PA16 (1ul << 16) /**< \brief PORT Mask for PA16 */
  82. #define PIN_PA17 17 /**< \brief Pin Number for PA17 */
  83. #define PORT_PA17 (1ul << 17) /**< \brief PORT Mask for PA17 */
  84. #define PIN_PA18 18 /**< \brief Pin Number for PA18 */
  85. #define PORT_PA18 (1ul << 18) /**< \brief PORT Mask for PA18 */
  86. #define PIN_PA19 19 /**< \brief Pin Number for PA19 */
  87. #define PORT_PA19 (1ul << 19) /**< \brief PORT Mask for PA19 */
  88. #define PIN_PA20 20 /**< \brief Pin Number for PA20 */
  89. #define PORT_PA20 (1ul << 20) /**< \brief PORT Mask for PA20 */
  90. #define PIN_PA21 21 /**< \brief Pin Number for PA21 */
  91. #define PORT_PA21 (1ul << 21) /**< \brief PORT Mask for PA21 */
  92. #define PIN_PA22 22 /**< \brief Pin Number for PA22 */
  93. #define PORT_PA22 (1ul << 22) /**< \brief PORT Mask for PA22 */
  94. #define PIN_PA23 23 /**< \brief Pin Number for PA23 */
  95. #define PORT_PA23 (1ul << 23) /**< \brief PORT Mask for PA23 */
  96. #define PIN_PA24 24 /**< \brief Pin Number for PA24 */
  97. #define PORT_PA24 (1ul << 24) /**< \brief PORT Mask for PA24 */
  98. #define PIN_PA25 25 /**< \brief Pin Number for PA25 */
  99. #define PORT_PA25 (1ul << 25) /**< \brief PORT Mask for PA25 */
  100. #define PIN_PA27 27 /**< \brief Pin Number for PA27 */
  101. #define PORT_PA27 (1ul << 27) /**< \brief PORT Mask for PA27 */
  102. #define PIN_PA28 28 /**< \brief Pin Number for PA28 */
  103. #define PORT_PA28 (1ul << 28) /**< \brief PORT Mask for PA28 */
  104. #define PIN_PA30 30 /**< \brief Pin Number for PA30 */
  105. #define PORT_PA30 (1ul << 30) /**< \brief PORT Mask for PA30 */
  106. #define PIN_PA31 31 /**< \brief Pin Number for PA31 */
  107. #define PORT_PA31 (1ul << 31) /**< \brief PORT Mask for PA31 */
  108. #define PIN_PB00 32 /**< \brief Pin Number for PB00 */
  109. #define PORT_PB00 (1ul << 0) /**< \brief PORT Mask for PB00 */
  110. #define PIN_PB01 33 /**< \brief Pin Number for PB01 */
  111. #define PORT_PB01 (1ul << 1) /**< \brief PORT Mask for PB01 */
  112. #define PIN_PB02 34 /**< \brief Pin Number for PB02 */
  113. #define PORT_PB02 (1ul << 2) /**< \brief PORT Mask for PB02 */
  114. #define PIN_PB03 35 /**< \brief Pin Number for PB03 */
  115. #define PORT_PB03 (1ul << 3) /**< \brief PORT Mask for PB03 */
  116. #define PIN_PB04 36 /**< \brief Pin Number for PB04 */
  117. #define PORT_PB04 (1ul << 4) /**< \brief PORT Mask for PB04 */
  118. #define PIN_PB05 37 /**< \brief Pin Number for PB05 */
  119. #define PORT_PB05 (1ul << 5) /**< \brief PORT Mask for PB05 */
  120. #define PIN_PB06 38 /**< \brief Pin Number for PB06 */
  121. #define PORT_PB06 (1ul << 6) /**< \brief PORT Mask for PB06 */
  122. #define PIN_PB07 39 /**< \brief Pin Number for PB07 */
  123. #define PORT_PB07 (1ul << 7) /**< \brief PORT Mask for PB07 */
  124. #define PIN_PB08 40 /**< \brief Pin Number for PB08 */
  125. #define PORT_PB08 (1ul << 8) /**< \brief PORT Mask for PB08 */
  126. #define PIN_PB09 41 /**< \brief Pin Number for PB09 */
  127. #define PORT_PB09 (1ul << 9) /**< \brief PORT Mask for PB09 */
  128. #define PIN_PB10 42 /**< \brief Pin Number for PB10 */
  129. #define PORT_PB10 (1ul << 10) /**< \brief PORT Mask for PB10 */
  130. #define PIN_PB11 43 /**< \brief Pin Number for PB11 */
  131. #define PORT_PB11 (1ul << 11) /**< \brief PORT Mask for PB11 */
  132. #define PIN_PB12 44 /**< \brief Pin Number for PB12 */
  133. #define PORT_PB12 (1ul << 12) /**< \brief PORT Mask for PB12 */
  134. #define PIN_PB13 45 /**< \brief Pin Number for PB13 */
  135. #define PORT_PB13 (1ul << 13) /**< \brief PORT Mask for PB13 */
  136. #define PIN_PB14 46 /**< \brief Pin Number for PB14 */
  137. #define PORT_PB14 (1ul << 14) /**< \brief PORT Mask for PB14 */
  138. #define PIN_PB15 47 /**< \brief Pin Number for PB15 */
  139. #define PORT_PB15 (1ul << 15) /**< \brief PORT Mask for PB15 */
  140. #define PIN_PB16 48 /**< \brief Pin Number for PB16 */
  141. #define PORT_PB16 (1ul << 16) /**< \brief PORT Mask for PB16 */
  142. #define PIN_PB17 49 /**< \brief Pin Number for PB17 */
  143. #define PORT_PB17 (1ul << 17) /**< \brief PORT Mask for PB17 */
  144. #define PIN_PB22 54 /**< \brief Pin Number for PB22 */
  145. #define PORT_PB22 (1ul << 22) /**< \brief PORT Mask for PB22 */
  146. #define PIN_PB23 55 /**< \brief Pin Number for PB23 */
  147. #define PORT_PB23 (1ul << 23) /**< \brief PORT Mask for PB23 */
  148. #define PIN_PB30 62 /**< \brief Pin Number for PB30 */
  149. #define PORT_PB30 (1ul << 30) /**< \brief PORT Mask for PB30 */
  150. #define PIN_PB31 63 /**< \brief Pin Number for PB31 */
  151. #define PORT_PB31 (1ul << 31) /**< \brief PORT Mask for PB31 */
  152. /* ========== PORT definition for GCLK peripheral ========== */
  153. #define PIN_PB14H_GCLK_IO0 46L /**< \brief GCLK signal: IO0 on PB14 mux H */
  154. #define MUX_PB14H_GCLK_IO0 7L
  155. #define PINMUX_PB14H_GCLK_IO0 ((PIN_PB14H_GCLK_IO0 << 16) | MUX_PB14H_GCLK_IO0)
  156. #define PORT_PB14H_GCLK_IO0 (1ul << 14)
  157. #define PIN_PB22H_GCLK_IO0 54L /**< \brief GCLK signal: IO0 on PB22 mux H */
  158. #define MUX_PB22H_GCLK_IO0 7L
  159. #define PINMUX_PB22H_GCLK_IO0 ((PIN_PB22H_GCLK_IO0 << 16) | MUX_PB22H_GCLK_IO0)
  160. #define PORT_PB22H_GCLK_IO0 (1ul << 22)
  161. #define PIN_PA14H_GCLK_IO0 14L /**< \brief GCLK signal: IO0 on PA14 mux H */
  162. #define MUX_PA14H_GCLK_IO0 7L
  163. #define PINMUX_PA14H_GCLK_IO0 ((PIN_PA14H_GCLK_IO0 << 16) | MUX_PA14H_GCLK_IO0)
  164. #define PORT_PA14H_GCLK_IO0 (1ul << 14)
  165. #define PIN_PA27H_GCLK_IO0 27L /**< \brief GCLK signal: IO0 on PA27 mux H */
  166. #define MUX_PA27H_GCLK_IO0 7L
  167. #define PINMUX_PA27H_GCLK_IO0 ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0)
  168. #define PORT_PA27H_GCLK_IO0 (1ul << 27)
  169. #define PIN_PA28H_GCLK_IO0 28L /**< \brief GCLK signal: IO0 on PA28 mux H */
  170. #define MUX_PA28H_GCLK_IO0 7L
  171. #define PINMUX_PA28H_GCLK_IO0 ((PIN_PA28H_GCLK_IO0 << 16) | MUX_PA28H_GCLK_IO0)
  172. #define PORT_PA28H_GCLK_IO0 (1ul << 28)
  173. #define PIN_PA30H_GCLK_IO0 30L /**< \brief GCLK signal: IO0 on PA30 mux H */
  174. #define MUX_PA30H_GCLK_IO0 7L
  175. #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
  176. #define PORT_PA30H_GCLK_IO0 (1ul << 30)
  177. #define PIN_PB15H_GCLK_IO1 47L /**< \brief GCLK signal: IO1 on PB15 mux H */
  178. #define MUX_PB15H_GCLK_IO1 7L
  179. #define PINMUX_PB15H_GCLK_IO1 ((PIN_PB15H_GCLK_IO1 << 16) | MUX_PB15H_GCLK_IO1)
  180. #define PORT_PB15H_GCLK_IO1 (1ul << 15)
  181. #define PIN_PB23H_GCLK_IO1 55L /**< \brief GCLK signal: IO1 on PB23 mux H */
  182. #define MUX_PB23H_GCLK_IO1 7L
  183. #define PINMUX_PB23H_GCLK_IO1 ((PIN_PB23H_GCLK_IO1 << 16) | MUX_PB23H_GCLK_IO1)
  184. #define PORT_PB23H_GCLK_IO1 (1ul << 23)
  185. #define PIN_PA15H_GCLK_IO1 15L /**< \brief GCLK signal: IO1 on PA15 mux H */
  186. #define MUX_PA15H_GCLK_IO1 7L
  187. #define PINMUX_PA15H_GCLK_IO1 ((PIN_PA15H_GCLK_IO1 << 16) | MUX_PA15H_GCLK_IO1)
  188. #define PORT_PA15H_GCLK_IO1 (1ul << 15)
  189. #define PIN_PB16H_GCLK_IO2 48L /**< \brief GCLK signal: IO2 on PB16 mux H */
  190. #define MUX_PB16H_GCLK_IO2 7L
  191. #define PINMUX_PB16H_GCLK_IO2 ((PIN_PB16H_GCLK_IO2 << 16) | MUX_PB16H_GCLK_IO2)
  192. #define PORT_PB16H_GCLK_IO2 (1ul << 16)
  193. #define PIN_PA16H_GCLK_IO2 16L /**< \brief GCLK signal: IO2 on PA16 mux H */
  194. #define MUX_PA16H_GCLK_IO2 7L
  195. #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2)
  196. #define PORT_PA16H_GCLK_IO2 (1ul << 16)
  197. #define PIN_PA17H_GCLK_IO3 17L /**< \brief GCLK signal: IO3 on PA17 mux H */
  198. #define MUX_PA17H_GCLK_IO3 7L
  199. #define PINMUX_PA17H_GCLK_IO3 ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3)
  200. #define PORT_PA17H_GCLK_IO3 (1ul << 17)
  201. #define PIN_PB17H_GCLK_IO3 49L /**< \brief GCLK signal: IO3 on PB17 mux H */
  202. #define MUX_PB17H_GCLK_IO3 7L
  203. #define PINMUX_PB17H_GCLK_IO3 ((PIN_PB17H_GCLK_IO3 << 16) | MUX_PB17H_GCLK_IO3)
  204. #define PORT_PB17H_GCLK_IO3 (1ul << 17)
  205. #define PIN_PA10H_GCLK_IO4 10L /**< \brief GCLK signal: IO4 on PA10 mux H */
  206. #define MUX_PA10H_GCLK_IO4 7L
  207. #define PINMUX_PA10H_GCLK_IO4 ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4)
  208. #define PORT_PA10H_GCLK_IO4 (1ul << 10)
  209. #define PIN_PA20H_GCLK_IO4 20L /**< \brief GCLK signal: IO4 on PA20 mux H */
  210. #define MUX_PA20H_GCLK_IO4 7L
  211. #define PINMUX_PA20H_GCLK_IO4 ((PIN_PA20H_GCLK_IO4 << 16) | MUX_PA20H_GCLK_IO4)
  212. #define PORT_PA20H_GCLK_IO4 (1ul << 20)
  213. #define PIN_PB10H_GCLK_IO4 42L /**< \brief GCLK signal: IO4 on PB10 mux H */
  214. #define MUX_PB10H_GCLK_IO4 7L
  215. #define PINMUX_PB10H_GCLK_IO4 ((PIN_PB10H_GCLK_IO4 << 16) | MUX_PB10H_GCLK_IO4)
  216. #define PORT_PB10H_GCLK_IO4 (1ul << 10)
  217. #define PIN_PA11H_GCLK_IO5 11L /**< \brief GCLK signal: IO5 on PA11 mux H */
  218. #define MUX_PA11H_GCLK_IO5 7L
  219. #define PINMUX_PA11H_GCLK_IO5 ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5)
  220. #define PORT_PA11H_GCLK_IO5 (1ul << 11)
  221. #define PIN_PA21H_GCLK_IO5 21L /**< \brief GCLK signal: IO5 on PA21 mux H */
  222. #define MUX_PA21H_GCLK_IO5 7L
  223. #define PINMUX_PA21H_GCLK_IO5 ((PIN_PA21H_GCLK_IO5 << 16) | MUX_PA21H_GCLK_IO5)
  224. #define PORT_PA21H_GCLK_IO5 (1ul << 21)
  225. #define PIN_PB11H_GCLK_IO5 43L /**< \brief GCLK signal: IO5 on PB11 mux H */
  226. #define MUX_PB11H_GCLK_IO5 7L
  227. #define PINMUX_PB11H_GCLK_IO5 ((PIN_PB11H_GCLK_IO5 << 16) | MUX_PB11H_GCLK_IO5)
  228. #define PORT_PB11H_GCLK_IO5 (1ul << 11)
  229. #define PIN_PA22H_GCLK_IO6 22L /**< \brief GCLK signal: IO6 on PA22 mux H */
  230. #define MUX_PA22H_GCLK_IO6 7L
  231. #define PINMUX_PA22H_GCLK_IO6 ((PIN_PA22H_GCLK_IO6 << 16) | MUX_PA22H_GCLK_IO6)
  232. #define PORT_PA22H_GCLK_IO6 (1ul << 22)
  233. #define PIN_PB12H_GCLK_IO6 44L /**< \brief GCLK signal: IO6 on PB12 mux H */
  234. #define MUX_PB12H_GCLK_IO6 7L
  235. #define PINMUX_PB12H_GCLK_IO6 ((PIN_PB12H_GCLK_IO6 << 16) | MUX_PB12H_GCLK_IO6)
  236. #define PORT_PB12H_GCLK_IO6 (1ul << 12)
  237. #define PIN_PA23H_GCLK_IO7 23L /**< \brief GCLK signal: IO7 on PA23 mux H */
  238. #define MUX_PA23H_GCLK_IO7 7L
  239. #define PINMUX_PA23H_GCLK_IO7 ((PIN_PA23H_GCLK_IO7 << 16) | MUX_PA23H_GCLK_IO7)
  240. #define PORT_PA23H_GCLK_IO7 (1ul << 23)
  241. #define PIN_PB13H_GCLK_IO7 45L /**< \brief GCLK signal: IO7 on PB13 mux H */
  242. #define MUX_PB13H_GCLK_IO7 7L
  243. #define PINMUX_PB13H_GCLK_IO7 ((PIN_PB13H_GCLK_IO7 << 16) | MUX_PB13H_GCLK_IO7)
  244. #define PORT_PB13H_GCLK_IO7 (1ul << 13)
  245. /* ========== PORT definition for EIC peripheral ========== */
  246. #define PIN_PA16A_EIC_EXTINT0 16L /**< \brief EIC signal: EXTINT0 on PA16 mux A */
  247. #define MUX_PA16A_EIC_EXTINT0 0L
  248. #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
  249. #define PORT_PA16A_EIC_EXTINT0 (1ul << 16)
  250. #define PIN_PB00A_EIC_EXTINT0 32L /**< \brief EIC signal: EXTINT0 on PB00 mux A */
  251. #define MUX_PB00A_EIC_EXTINT0 0L
  252. #define PINMUX_PB00A_EIC_EXTINT0 ((PIN_PB00A_EIC_EXTINT0 << 16) | MUX_PB00A_EIC_EXTINT0)
  253. #define PORT_PB00A_EIC_EXTINT0 (1ul << 0)
  254. #define PIN_PB16A_EIC_EXTINT0 48L /**< \brief EIC signal: EXTINT0 on PB16 mux A */
  255. #define MUX_PB16A_EIC_EXTINT0 0L
  256. #define PINMUX_PB16A_EIC_EXTINT0 ((PIN_PB16A_EIC_EXTINT0 << 16) | MUX_PB16A_EIC_EXTINT0)
  257. #define PORT_PB16A_EIC_EXTINT0 (1ul << 16)
  258. #define PIN_PA00A_EIC_EXTINT0 0L /**< \brief EIC signal: EXTINT0 on PA00 mux A */
  259. #define MUX_PA00A_EIC_EXTINT0 0L
  260. #define PINMUX_PA00A_EIC_EXTINT0 ((PIN_PA00A_EIC_EXTINT0 << 16) | MUX_PA00A_EIC_EXTINT0)
  261. #define PORT_PA00A_EIC_EXTINT0 (1ul << 0)
  262. #define PIN_PA17A_EIC_EXTINT1 17L /**< \brief EIC signal: EXTINT1 on PA17 mux A */
  263. #define MUX_PA17A_EIC_EXTINT1 0L
  264. #define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1)
  265. #define PORT_PA17A_EIC_EXTINT1 (1ul << 17)
  266. #define PIN_PB01A_EIC_EXTINT1 33L /**< \brief EIC signal: EXTINT1 on PB01 mux A */
  267. #define MUX_PB01A_EIC_EXTINT1 0L
  268. #define PINMUX_PB01A_EIC_EXTINT1 ((PIN_PB01A_EIC_EXTINT1 << 16) | MUX_PB01A_EIC_EXTINT1)
  269. #define PORT_PB01A_EIC_EXTINT1 (1ul << 1)
  270. #define PIN_PB17A_EIC_EXTINT1 49L /**< \brief EIC signal: EXTINT1 on PB17 mux A */
  271. #define MUX_PB17A_EIC_EXTINT1 0L
  272. #define PINMUX_PB17A_EIC_EXTINT1 ((PIN_PB17A_EIC_EXTINT1 << 16) | MUX_PB17A_EIC_EXTINT1)
  273. #define PORT_PB17A_EIC_EXTINT1 (1ul << 17)
  274. #define PIN_PA01A_EIC_EXTINT1 1L /**< \brief EIC signal: EXTINT1 on PA01 mux A */
  275. #define MUX_PA01A_EIC_EXTINT1 0L
  276. #define PINMUX_PA01A_EIC_EXTINT1 ((PIN_PA01A_EIC_EXTINT1 << 16) | MUX_PA01A_EIC_EXTINT1)
  277. #define PORT_PA01A_EIC_EXTINT1 (1ul << 1)
  278. #define PIN_PA18A_EIC_EXTINT2 18L /**< \brief EIC signal: EXTINT2 on PA18 mux A */
  279. #define MUX_PA18A_EIC_EXTINT2 0L
  280. #define PINMUX_PA18A_EIC_EXTINT2 ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2)
  281. #define PORT_PA18A_EIC_EXTINT2 (1ul << 18)
  282. #define PIN_PA02A_EIC_EXTINT2 2L /**< \brief EIC signal: EXTINT2 on PA02 mux A */
  283. #define MUX_PA02A_EIC_EXTINT2 0L
  284. #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
  285. #define PORT_PA02A_EIC_EXTINT2 (1ul << 2)
  286. #define PIN_PB02A_EIC_EXTINT2 34L /**< \brief EIC signal: EXTINT2 on PB02 mux A */
  287. #define MUX_PB02A_EIC_EXTINT2 0L
  288. #define PINMUX_PB02A_EIC_EXTINT2 ((PIN_PB02A_EIC_EXTINT2 << 16) | MUX_PB02A_EIC_EXTINT2)
  289. #define PORT_PB02A_EIC_EXTINT2 (1ul << 2)
  290. #define PIN_PA03A_EIC_EXTINT3 3L /**< \brief EIC signal: EXTINT3 on PA03 mux A */
  291. #define MUX_PA03A_EIC_EXTINT3 0L
  292. #define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3)
  293. #define PORT_PA03A_EIC_EXTINT3 (1ul << 3)
  294. #define PIN_PA19A_EIC_EXTINT3 19L /**< \brief EIC signal: EXTINT3 on PA19 mux A */
  295. #define MUX_PA19A_EIC_EXTINT3 0L
  296. #define PINMUX_PA19A_EIC_EXTINT3 ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3)
  297. #define PORT_PA19A_EIC_EXTINT3 (1ul << 19)
  298. #define PIN_PB03A_EIC_EXTINT3 35L /**< \brief EIC signal: EXTINT3 on PB03 mux A */
  299. #define MUX_PB03A_EIC_EXTINT3 0L
  300. #define PINMUX_PB03A_EIC_EXTINT3 ((PIN_PB03A_EIC_EXTINT3 << 16) | MUX_PB03A_EIC_EXTINT3)
  301. #define PORT_PB03A_EIC_EXTINT3 (1ul << 3)
  302. #define PIN_PA04A_EIC_EXTINT4 4L /**< \brief EIC signal: EXTINT4 on PA04 mux A */
  303. #define MUX_PA04A_EIC_EXTINT4 0L
  304. #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
  305. #define PORT_PA04A_EIC_EXTINT4 (1ul << 4)
  306. #define PIN_PA20A_EIC_EXTINT4 20L /**< \brief EIC signal: EXTINT4 on PA20 mux A */
  307. #define MUX_PA20A_EIC_EXTINT4 0L
  308. #define PINMUX_PA20A_EIC_EXTINT4 ((PIN_PA20A_EIC_EXTINT4 << 16) | MUX_PA20A_EIC_EXTINT4)
  309. #define PORT_PA20A_EIC_EXTINT4 (1ul << 20)
  310. #define PIN_PB04A_EIC_EXTINT4 36L /**< \brief EIC signal: EXTINT4 on PB04 mux A */
  311. #define MUX_PB04A_EIC_EXTINT4 0L
  312. #define PINMUX_PB04A_EIC_EXTINT4 ((PIN_PB04A_EIC_EXTINT4 << 16) | MUX_PB04A_EIC_EXTINT4)
  313. #define PORT_PB04A_EIC_EXTINT4 (1ul << 4)
  314. #define PIN_PA05A_EIC_EXTINT5 5L /**< \brief EIC signal: EXTINT5 on PA05 mux A */
  315. #define MUX_PA05A_EIC_EXTINT5 0L
  316. #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
  317. #define PORT_PA05A_EIC_EXTINT5 (1ul << 5)
  318. #define PIN_PA21A_EIC_EXTINT5 21L /**< \brief EIC signal: EXTINT5 on PA21 mux A */
  319. #define MUX_PA21A_EIC_EXTINT5 0L
  320. #define PINMUX_PA21A_EIC_EXTINT5 ((PIN_PA21A_EIC_EXTINT5 << 16) | MUX_PA21A_EIC_EXTINT5)
  321. #define PORT_PA21A_EIC_EXTINT5 (1ul << 21)
  322. #define PIN_PB05A_EIC_EXTINT5 37L /**< \brief EIC signal: EXTINT5 on PB05 mux A */
  323. #define MUX_PB05A_EIC_EXTINT5 0L
  324. #define PINMUX_PB05A_EIC_EXTINT5 ((PIN_PB05A_EIC_EXTINT5 << 16) | MUX_PB05A_EIC_EXTINT5)
  325. #define PORT_PB05A_EIC_EXTINT5 (1ul << 5)
  326. #define PIN_PA06A_EIC_EXTINT6 6L /**< \brief EIC signal: EXTINT6 on PA06 mux A */
  327. #define MUX_PA06A_EIC_EXTINT6 0L
  328. #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
  329. #define PORT_PA06A_EIC_EXTINT6 (1ul << 6)
  330. #define PIN_PA22A_EIC_EXTINT6 22L /**< \brief EIC signal: EXTINT6 on PA22 mux A */
  331. #define MUX_PA22A_EIC_EXTINT6 0L
  332. #define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
  333. #define PORT_PA22A_EIC_EXTINT6 (1ul << 22)
  334. #define PIN_PB06A_EIC_EXTINT6 38L /**< \brief EIC signal: EXTINT6 on PB06 mux A */
  335. #define MUX_PB06A_EIC_EXTINT6 0L
  336. #define PINMUX_PB06A_EIC_EXTINT6 ((PIN_PB06A_EIC_EXTINT6 << 16) | MUX_PB06A_EIC_EXTINT6)
  337. #define PORT_PB06A_EIC_EXTINT6 (1ul << 6)
  338. #define PIN_PB22A_EIC_EXTINT6 54L /**< \brief EIC signal: EXTINT6 on PB22 mux A */
  339. #define MUX_PB22A_EIC_EXTINT6 0L
  340. #define PINMUX_PB22A_EIC_EXTINT6 ((PIN_PB22A_EIC_EXTINT6 << 16) | MUX_PB22A_EIC_EXTINT6)
  341. #define PORT_PB22A_EIC_EXTINT6 (1ul << 22)
  342. #define PIN_PA07A_EIC_EXTINT7 7L /**< \brief EIC signal: EXTINT7 on PA07 mux A */
  343. #define MUX_PA07A_EIC_EXTINT7 0L
  344. #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
  345. #define PORT_PA07A_EIC_EXTINT7 (1ul << 7)
  346. #define PIN_PA23A_EIC_EXTINT7 23L /**< \brief EIC signal: EXTINT7 on PA23 mux A */
  347. #define MUX_PA23A_EIC_EXTINT7 0L
  348. #define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
  349. #define PORT_PA23A_EIC_EXTINT7 (1ul << 23)
  350. #define PIN_PB07A_EIC_EXTINT7 39L /**< \brief EIC signal: EXTINT7 on PB07 mux A */
  351. #define MUX_PB07A_EIC_EXTINT7 0L
  352. #define PINMUX_PB07A_EIC_EXTINT7 ((PIN_PB07A_EIC_EXTINT7 << 16) | MUX_PB07A_EIC_EXTINT7)
  353. #define PORT_PB07A_EIC_EXTINT7 (1ul << 7)
  354. #define PIN_PB23A_EIC_EXTINT7 55L /**< \brief EIC signal: EXTINT7 on PB23 mux A */
  355. #define MUX_PB23A_EIC_EXTINT7 0L
  356. #define PINMUX_PB23A_EIC_EXTINT7 ((PIN_PB23A_EIC_EXTINT7 << 16) | MUX_PB23A_EIC_EXTINT7)
  357. #define PORT_PB23A_EIC_EXTINT7 (1ul << 23)
  358. #define PIN_PA28A_EIC_EXTINT8 28L /**< \brief EIC signal: EXTINT8 on PA28 mux A */
  359. #define MUX_PA28A_EIC_EXTINT8 0L
  360. #define PINMUX_PA28A_EIC_EXTINT8 ((PIN_PA28A_EIC_EXTINT8 << 16) | MUX_PA28A_EIC_EXTINT8)
  361. #define PORT_PA28A_EIC_EXTINT8 (1ul << 28)
  362. #define PIN_PB08A_EIC_EXTINT8 40L /**< \brief EIC signal: EXTINT8 on PB08 mux A */
  363. #define MUX_PB08A_EIC_EXTINT8 0L
  364. #define PINMUX_PB08A_EIC_EXTINT8 ((PIN_PB08A_EIC_EXTINT8 << 16) | MUX_PB08A_EIC_EXTINT8)
  365. #define PORT_PB08A_EIC_EXTINT8 (1ul << 8)
  366. #define PIN_PA09A_EIC_EXTINT9 9L /**< \brief EIC signal: EXTINT9 on PA09 mux A */
  367. #define MUX_PA09A_EIC_EXTINT9 0L
  368. #define PINMUX_PA09A_EIC_EXTINT9 ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9)
  369. #define PORT_PA09A_EIC_EXTINT9 (1ul << 9)
  370. #define PIN_PB09A_EIC_EXTINT9 41L /**< \brief EIC signal: EXTINT9 on PB09 mux A */
  371. #define MUX_PB09A_EIC_EXTINT9 0L
  372. #define PINMUX_PB09A_EIC_EXTINT9 ((PIN_PB09A_EIC_EXTINT9 << 16) | MUX_PB09A_EIC_EXTINT9)
  373. #define PORT_PB09A_EIC_EXTINT9 (1ul << 9)
  374. #define PIN_PA10A_EIC_EXTINT10 10L /**< \brief EIC signal: EXTINT10 on PA10 mux A */
  375. #define MUX_PA10A_EIC_EXTINT10 0L
  376. #define PINMUX_PA10A_EIC_EXTINT10 ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10)
  377. #define PORT_PA10A_EIC_EXTINT10 (1ul << 10)
  378. #define PIN_PA30A_EIC_EXTINT10 30L /**< \brief EIC signal: EXTINT10 on PA30 mux A */
  379. #define MUX_PA30A_EIC_EXTINT10 0L
  380. #define PINMUX_PA30A_EIC_EXTINT10 ((PIN_PA30A_EIC_EXTINT10 << 16) | MUX_PA30A_EIC_EXTINT10)
  381. #define PORT_PA30A_EIC_EXTINT10 (1ul << 30)
  382. #define PIN_PB10A_EIC_EXTINT10 42L /**< \brief EIC signal: EXTINT10 on PB10 mux A */
  383. #define MUX_PB10A_EIC_EXTINT10 0L
  384. #define PINMUX_PB10A_EIC_EXTINT10 ((PIN_PB10A_EIC_EXTINT10 << 16) | MUX_PB10A_EIC_EXTINT10)
  385. #define PORT_PB10A_EIC_EXTINT10 (1ul << 10)
  386. #define PIN_PA11A_EIC_EXTINT11 11L /**< \brief EIC signal: EXTINT11 on PA11 mux A */
  387. #define MUX_PA11A_EIC_EXTINT11 0L
  388. #define PINMUX_PA11A_EIC_EXTINT11 ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11)
  389. #define PORT_PA11A_EIC_EXTINT11 (1ul << 11)
  390. #define PIN_PA31A_EIC_EXTINT11 31L /**< \brief EIC signal: EXTINT11 on PA31 mux A */
  391. #define MUX_PA31A_EIC_EXTINT11 0L
  392. #define PINMUX_PA31A_EIC_EXTINT11 ((PIN_PA31A_EIC_EXTINT11 << 16) | MUX_PA31A_EIC_EXTINT11)
  393. #define PORT_PA31A_EIC_EXTINT11 (1ul << 31)
  394. #define PIN_PB11A_EIC_EXTINT11 43L /**< \brief EIC signal: EXTINT11 on PB11 mux A */
  395. #define MUX_PB11A_EIC_EXTINT11 0L
  396. #define PINMUX_PB11A_EIC_EXTINT11 ((PIN_PB11A_EIC_EXTINT11 << 16) | MUX_PB11A_EIC_EXTINT11)
  397. #define PORT_PB11A_EIC_EXTINT11 (1ul << 11)
  398. #define PIN_PA12A_EIC_EXTINT12 12L /**< \brief EIC signal: EXTINT12 on PA12 mux A */
  399. #define MUX_PA12A_EIC_EXTINT12 0L
  400. #define PINMUX_PA12A_EIC_EXTINT12 ((PIN_PA12A_EIC_EXTINT12 << 16) | MUX_PA12A_EIC_EXTINT12)
  401. #define PORT_PA12A_EIC_EXTINT12 (1ul << 12)
  402. #define PIN_PA24A_EIC_EXTINT12 24L /**< \brief EIC signal: EXTINT12 on PA24 mux A */
  403. #define MUX_PA24A_EIC_EXTINT12 0L
  404. #define PINMUX_PA24A_EIC_EXTINT12 ((PIN_PA24A_EIC_EXTINT12 << 16) | MUX_PA24A_EIC_EXTINT12)
  405. #define PORT_PA24A_EIC_EXTINT12 (1ul << 24)
  406. #define PIN_PB12A_EIC_EXTINT12 44L /**< \brief EIC signal: EXTINT12 on PB12 mux A */
  407. #define MUX_PB12A_EIC_EXTINT12 0L
  408. #define PINMUX_PB12A_EIC_EXTINT12 ((PIN_PB12A_EIC_EXTINT12 << 16) | MUX_PB12A_EIC_EXTINT12)
  409. #define PORT_PB12A_EIC_EXTINT12 (1ul << 12)
  410. #define PIN_PA13A_EIC_EXTINT13 13L /**< \brief EIC signal: EXTINT13 on PA13 mux A */
  411. #define MUX_PA13A_EIC_EXTINT13 0L
  412. #define PINMUX_PA13A_EIC_EXTINT13 ((PIN_PA13A_EIC_EXTINT13 << 16) | MUX_PA13A_EIC_EXTINT13)
  413. #define PORT_PA13A_EIC_EXTINT13 (1ul << 13)
  414. #define PIN_PA25A_EIC_EXTINT13 25L /**< \brief EIC signal: EXTINT13 on PA25 mux A */
  415. #define MUX_PA25A_EIC_EXTINT13 0L
  416. #define PINMUX_PA25A_EIC_EXTINT13 ((PIN_PA25A_EIC_EXTINT13 << 16) | MUX_PA25A_EIC_EXTINT13)
  417. #define PORT_PA25A_EIC_EXTINT13 (1ul << 25)
  418. #define PIN_PB13A_EIC_EXTINT13 45L /**< \brief EIC signal: EXTINT13 on PB13 mux A */
  419. #define MUX_PB13A_EIC_EXTINT13 0L
  420. #define PINMUX_PB13A_EIC_EXTINT13 ((PIN_PB13A_EIC_EXTINT13 << 16) | MUX_PB13A_EIC_EXTINT13)
  421. #define PORT_PB13A_EIC_EXTINT13 (1ul << 13)
  422. #define PIN_PB14A_EIC_EXTINT14 46L /**< \brief EIC signal: EXTINT14 on PB14 mux A */
  423. #define MUX_PB14A_EIC_EXTINT14 0L
  424. #define PINMUX_PB14A_EIC_EXTINT14 ((PIN_PB14A_EIC_EXTINT14 << 16) | MUX_PB14A_EIC_EXTINT14)
  425. #define PORT_PB14A_EIC_EXTINT14 (1ul << 14)
  426. #define PIN_PB30A_EIC_EXTINT14 62L /**< \brief EIC signal: EXTINT14 on PB30 mux A */
  427. #define MUX_PB30A_EIC_EXTINT14 0L
  428. #define PINMUX_PB30A_EIC_EXTINT14 ((PIN_PB30A_EIC_EXTINT14 << 16) | MUX_PB30A_EIC_EXTINT14)
  429. #define PORT_PB30A_EIC_EXTINT14 (1ul << 30)
  430. #define PIN_PA14A_EIC_EXTINT14 14L /**< \brief EIC signal: EXTINT14 on PA14 mux A */
  431. #define MUX_PA14A_EIC_EXTINT14 0L
  432. #define PINMUX_PA14A_EIC_EXTINT14 ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14)
  433. #define PORT_PA14A_EIC_EXTINT14 (1ul << 14)
  434. #define PIN_PA15A_EIC_EXTINT15 15L /**< \brief EIC signal: EXTINT15 on PA15 mux A */
  435. #define MUX_PA15A_EIC_EXTINT15 0L
  436. #define PINMUX_PA15A_EIC_EXTINT15 ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15)
  437. #define PORT_PA15A_EIC_EXTINT15 (1ul << 15)
  438. #define PIN_PA27A_EIC_EXTINT15 27L /**< \brief EIC signal: EXTINT15 on PA27 mux A */
  439. #define MUX_PA27A_EIC_EXTINT15 0L
  440. #define PINMUX_PA27A_EIC_EXTINT15 ((PIN_PA27A_EIC_EXTINT15 << 16) | MUX_PA27A_EIC_EXTINT15)
  441. #define PORT_PA27A_EIC_EXTINT15 (1ul << 27)
  442. #define PIN_PB15A_EIC_EXTINT15 47L /**< \brief EIC signal: EXTINT15 on PB15 mux A */
  443. #define MUX_PB15A_EIC_EXTINT15 0L
  444. #define PINMUX_PB15A_EIC_EXTINT15 ((PIN_PB15A_EIC_EXTINT15 << 16) | MUX_PB15A_EIC_EXTINT15)
  445. #define PORT_PB15A_EIC_EXTINT15 (1ul << 15)
  446. #define PIN_PB31A_EIC_EXTINT15 63L /**< \brief EIC signal: EXTINT15 on PB31 mux A */
  447. #define MUX_PB31A_EIC_EXTINT15 0L
  448. #define PINMUX_PB31A_EIC_EXTINT15 ((PIN_PB31A_EIC_EXTINT15 << 16) | MUX_PB31A_EIC_EXTINT15)
  449. #define PORT_PB31A_EIC_EXTINT15 (1ul << 31)
  450. #define PIN_PA08A_EIC_NMI 8L /**< \brief EIC signal: NMI on PA08 mux A */
  451. #define MUX_PA08A_EIC_NMI 0L
  452. #define PINMUX_PA08A_EIC_NMI ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI)
  453. #define PORT_PA08A_EIC_NMI (1ul << 8)
  454. /* ========== PORT definition for USB peripheral ========== */
  455. #define PIN_PA24G_USB_DM 24L /**< \brief USB signal: DM on PA24 mux G */
  456. #define MUX_PA24G_USB_DM 6L
  457. #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
  458. #define PORT_PA24G_USB_DM (1ul << 24)
  459. #define PIN_PA25G_USB_DP 25L /**< \brief USB signal: DP on PA25 mux G */
  460. #define MUX_PA25G_USB_DP 6L
  461. #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
  462. #define PORT_PA25G_USB_DP (1ul << 25)
  463. #define PIN_PA23G_USB_SOF_1KHZ 23L /**< \brief USB signal: SOF_1KHZ on PA23 mux G */
  464. #define MUX_PA23G_USB_SOF_1KHZ 6L
  465. #define PINMUX_PA23G_USB_SOF_1KHZ ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ)
  466. #define PORT_PA23G_USB_SOF_1KHZ (1ul << 23)
  467. /* ========== PORT definition for SERCOM0 peripheral ========== */
  468. #define PIN_PA04D_SERCOM0_PAD0 4L /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */
  469. #define MUX_PA04D_SERCOM0_PAD0 3L
  470. #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
  471. #define PORT_PA04D_SERCOM0_PAD0 (1ul << 4)
  472. #define PIN_PA08C_SERCOM0_PAD0 8L /**< \brief SERCOM0 signal: PAD0 on PA08 mux C */
  473. #define MUX_PA08C_SERCOM0_PAD0 2L
  474. #define PINMUX_PA08C_SERCOM0_PAD0 ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0)
  475. #define PORT_PA08C_SERCOM0_PAD0 (1ul << 8)
  476. #define PIN_PA05D_SERCOM0_PAD1 5L /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */
  477. #define MUX_PA05D_SERCOM0_PAD1 3L
  478. #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
  479. #define PORT_PA05D_SERCOM0_PAD1 (1ul << 5)
  480. #define PIN_PA09C_SERCOM0_PAD1 9L /**< \brief SERCOM0 signal: PAD1 on PA09 mux C */
  481. #define MUX_PA09C_SERCOM0_PAD1 2L
  482. #define PINMUX_PA09C_SERCOM0_PAD1 ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1)
  483. #define PORT_PA09C_SERCOM0_PAD1 (1ul << 9)
  484. #define PIN_PA06D_SERCOM0_PAD2 6L /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */
  485. #define MUX_PA06D_SERCOM0_PAD2 3L
  486. #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
  487. #define PORT_PA06D_SERCOM0_PAD2 (1ul << 6)
  488. #define PIN_PA10C_SERCOM0_PAD2 10L /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */
  489. #define MUX_PA10C_SERCOM0_PAD2 2L
  490. #define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2)
  491. #define PORT_PA10C_SERCOM0_PAD2 (1ul << 10)
  492. #define PIN_PA07D_SERCOM0_PAD3 7L /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */
  493. #define MUX_PA07D_SERCOM0_PAD3 3L
  494. #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
  495. #define PORT_PA07D_SERCOM0_PAD3 (1ul << 7)
  496. #define PIN_PA11C_SERCOM0_PAD3 11L /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */
  497. #define MUX_PA11C_SERCOM0_PAD3 2L
  498. #define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3)
  499. #define PORT_PA11C_SERCOM0_PAD3 (1ul << 11)
  500. /* ========== PORT definition for SERCOM1 peripheral ========== */
  501. #define PIN_PA16C_SERCOM1_PAD0 16L /**< \brief SERCOM1 signal: PAD0 on PA16 mux C */
  502. #define MUX_PA16C_SERCOM1_PAD0 2L
  503. #define PINMUX_PA16C_SERCOM1_PAD0 ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0)
  504. #define PORT_PA16C_SERCOM1_PAD0 (1ul << 16)
  505. #define PIN_PA00D_SERCOM1_PAD0 0L /**< \brief SERCOM1 signal: PAD0 on PA00 mux D */
  506. #define MUX_PA00D_SERCOM1_PAD0 3L
  507. #define PINMUX_PA00D_SERCOM1_PAD0 ((PIN_PA00D_SERCOM1_PAD0 << 16) | MUX_PA00D_SERCOM1_PAD0)
  508. #define PORT_PA00D_SERCOM1_PAD0 (1ul << 0)
  509. #define PIN_PA17C_SERCOM1_PAD1 17L /**< \brief SERCOM1 signal: PAD1 on PA17 mux C */
  510. #define MUX_PA17C_SERCOM1_PAD1 2L
  511. #define PINMUX_PA17C_SERCOM1_PAD1 ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1)
  512. #define PORT_PA17C_SERCOM1_PAD1 (1ul << 17)
  513. #define PIN_PA01D_SERCOM1_PAD1 1L /**< \brief SERCOM1 signal: PAD1 on PA01 mux D */
  514. #define MUX_PA01D_SERCOM1_PAD1 3L
  515. #define PINMUX_PA01D_SERCOM1_PAD1 ((PIN_PA01D_SERCOM1_PAD1 << 16) | MUX_PA01D_SERCOM1_PAD1)
  516. #define PORT_PA01D_SERCOM1_PAD1 (1ul << 1)
  517. #define PIN_PA30D_SERCOM1_PAD2 30L /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
  518. #define MUX_PA30D_SERCOM1_PAD2 3L
  519. #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
  520. #define PORT_PA30D_SERCOM1_PAD2 (1ul << 30)
  521. #define PIN_PA18C_SERCOM1_PAD2 18L /**< \brief SERCOM1 signal: PAD2 on PA18 mux C */
  522. #define MUX_PA18C_SERCOM1_PAD2 2L
  523. #define PINMUX_PA18C_SERCOM1_PAD2 ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2)
  524. #define PORT_PA18C_SERCOM1_PAD2 (1ul << 18)
  525. #define PIN_PA31D_SERCOM1_PAD3 31L /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
  526. #define MUX_PA31D_SERCOM1_PAD3 3L
  527. #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
  528. #define PORT_PA31D_SERCOM1_PAD3 (1ul << 31)
  529. #define PIN_PA19C_SERCOM1_PAD3 19L /**< \brief SERCOM1 signal: PAD3 on PA19 mux C */
  530. #define MUX_PA19C_SERCOM1_PAD3 2L
  531. #define PINMUX_PA19C_SERCOM1_PAD3 ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3)
  532. #define PORT_PA19C_SERCOM1_PAD3 (1ul << 19)
  533. /* ========== PORT definition for SERCOM2 peripheral ========== */
  534. #define PIN_PA08D_SERCOM2_PAD0 8L /**< \brief SERCOM2 signal: PAD0 on PA08 mux D */
  535. #define MUX_PA08D_SERCOM2_PAD0 3L
  536. #define PINMUX_PA08D_SERCOM2_PAD0 ((PIN_PA08D_SERCOM2_PAD0 << 16) | MUX_PA08D_SERCOM2_PAD0)
  537. #define PORT_PA08D_SERCOM2_PAD0 (1ul << 8)
  538. #define PIN_PA12C_SERCOM2_PAD0 12L /**< \brief SERCOM2 signal: PAD0 on PA12 mux C */
  539. #define MUX_PA12C_SERCOM2_PAD0 2L
  540. #define PINMUX_PA12C_SERCOM2_PAD0 ((PIN_PA12C_SERCOM2_PAD0 << 16) | MUX_PA12C_SERCOM2_PAD0)
  541. #define PORT_PA12C_SERCOM2_PAD0 (1ul << 12)
  542. #define PIN_PA09D_SERCOM2_PAD1 9L /**< \brief SERCOM2 signal: PAD1 on PA09 mux D */
  543. #define MUX_PA09D_SERCOM2_PAD1 3L
  544. #define PINMUX_PA09D_SERCOM2_PAD1 ((PIN_PA09D_SERCOM2_PAD1 << 16) | MUX_PA09D_SERCOM2_PAD1)
  545. #define PORT_PA09D_SERCOM2_PAD1 (1ul << 9)
  546. #define PIN_PA13C_SERCOM2_PAD1 13L /**< \brief SERCOM2 signal: PAD1 on PA13 mux C */
  547. #define MUX_PA13C_SERCOM2_PAD1 2L
  548. #define PINMUX_PA13C_SERCOM2_PAD1 ((PIN_PA13C_SERCOM2_PAD1 << 16) | MUX_PA13C_SERCOM2_PAD1)
  549. #define PORT_PA13C_SERCOM2_PAD1 (1ul << 13)
  550. #define PIN_PA10D_SERCOM2_PAD2 10L /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */
  551. #define MUX_PA10D_SERCOM2_PAD2 3L
  552. #define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2)
  553. #define PORT_PA10D_SERCOM2_PAD2 (1ul << 10)
  554. #define PIN_PA14C_SERCOM2_PAD2 14L /**< \brief SERCOM2 signal: PAD2 on PA14 mux C */
  555. #define MUX_PA14C_SERCOM2_PAD2 2L
  556. #define PINMUX_PA14C_SERCOM2_PAD2 ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2)
  557. #define PORT_PA14C_SERCOM2_PAD2 (1ul << 14)
  558. #define PIN_PA11D_SERCOM2_PAD3 11L /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */
  559. #define MUX_PA11D_SERCOM2_PAD3 3L
  560. #define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3)
  561. #define PORT_PA11D_SERCOM2_PAD3 (1ul << 11)
  562. #define PIN_PA15C_SERCOM2_PAD3 15L /**< \brief SERCOM2 signal: PAD3 on PA15 mux C */
  563. #define MUX_PA15C_SERCOM2_PAD3 2L
  564. #define PINMUX_PA15C_SERCOM2_PAD3 ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3)
  565. #define PORT_PA15C_SERCOM2_PAD3 (1ul << 15)
  566. /* ========== PORT definition for SERCOM3 peripheral ========== */
  567. #define PIN_PA16D_SERCOM3_PAD0 16L /**< \brief SERCOM3 signal: PAD0 on PA16 mux D */
  568. #define MUX_PA16D_SERCOM3_PAD0 3L
  569. #define PINMUX_PA16D_SERCOM3_PAD0 ((PIN_PA16D_SERCOM3_PAD0 << 16) | MUX_PA16D_SERCOM3_PAD0)
  570. #define PORT_PA16D_SERCOM3_PAD0 (1ul << 16)
  571. #define PIN_PA22C_SERCOM3_PAD0 22L /**< \brief SERCOM3 signal: PAD0 on PA22 mux C */
  572. #define MUX_PA22C_SERCOM3_PAD0 2L
  573. #define PINMUX_PA22C_SERCOM3_PAD0 ((PIN_PA22C_SERCOM3_PAD0 << 16) | MUX_PA22C_SERCOM3_PAD0)
  574. #define PORT_PA22C_SERCOM3_PAD0 (1ul << 22)
  575. #define PIN_PA17D_SERCOM3_PAD1 17L /**< \brief SERCOM3 signal: PAD1 on PA17 mux D */
  576. #define MUX_PA17D_SERCOM3_PAD1 3L
  577. #define PINMUX_PA17D_SERCOM3_PAD1 ((PIN_PA17D_SERCOM3_PAD1 << 16) | MUX_PA17D_SERCOM3_PAD1)
  578. #define PORT_PA17D_SERCOM3_PAD1 (1ul << 17)
  579. #define PIN_PA23C_SERCOM3_PAD1 23L /**< \brief SERCOM3 signal: PAD1 on PA23 mux C */
  580. #define MUX_PA23C_SERCOM3_PAD1 2L
  581. #define PINMUX_PA23C_SERCOM3_PAD1 ((PIN_PA23C_SERCOM3_PAD1 << 16) | MUX_PA23C_SERCOM3_PAD1)
  582. #define PORT_PA23C_SERCOM3_PAD1 (1ul << 23)
  583. #define PIN_PA18D_SERCOM3_PAD2 18L /**< \brief SERCOM3 signal: PAD2 on PA18 mux D */
  584. #define MUX_PA18D_SERCOM3_PAD2 3L
  585. #define PINMUX_PA18D_SERCOM3_PAD2 ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2)
  586. #define PORT_PA18D_SERCOM3_PAD2 (1ul << 18)
  587. #define PIN_PA20D_SERCOM3_PAD2 20L /**< \brief SERCOM3 signal: PAD2 on PA20 mux D */
  588. #define MUX_PA20D_SERCOM3_PAD2 3L
  589. #define PINMUX_PA20D_SERCOM3_PAD2 ((PIN_PA20D_SERCOM3_PAD2 << 16) | MUX_PA20D_SERCOM3_PAD2)
  590. #define PORT_PA20D_SERCOM3_PAD2 (1ul << 20)
  591. #define PIN_PA24C_SERCOM3_PAD2 24L /**< \brief SERCOM3 signal: PAD2 on PA24 mux C */
  592. #define MUX_PA24C_SERCOM3_PAD2 2L
  593. #define PINMUX_PA24C_SERCOM3_PAD2 ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2)
  594. #define PORT_PA24C_SERCOM3_PAD2 (1ul << 24)
  595. #define PIN_PA19D_SERCOM3_PAD3 19L /**< \brief SERCOM3 signal: PAD3 on PA19 mux D */
  596. #define MUX_PA19D_SERCOM3_PAD3 3L
  597. #define PINMUX_PA19D_SERCOM3_PAD3 ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3)
  598. #define PORT_PA19D_SERCOM3_PAD3 (1ul << 19)
  599. #define PIN_PA21D_SERCOM3_PAD3 21L /**< \brief SERCOM3 signal: PAD3 on PA21 mux D */
  600. #define MUX_PA21D_SERCOM3_PAD3 3L
  601. #define PINMUX_PA21D_SERCOM3_PAD3 ((PIN_PA21D_SERCOM3_PAD3 << 16) | MUX_PA21D_SERCOM3_PAD3)
  602. #define PORT_PA21D_SERCOM3_PAD3 (1ul << 21)
  603. #define PIN_PA25C_SERCOM3_PAD3 25L /**< \brief SERCOM3 signal: PAD3 on PA25 mux C */
  604. #define MUX_PA25C_SERCOM3_PAD3 2L
  605. #define PINMUX_PA25C_SERCOM3_PAD3 ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3)
  606. #define PORT_PA25C_SERCOM3_PAD3 (1ul << 25)
  607. /* ========== PORT definition for SERCOM4 peripheral ========== */
  608. #define PIN_PA12D_SERCOM4_PAD0 12L /**< \brief SERCOM4 signal: PAD0 on PA12 mux D */
  609. #define MUX_PA12D_SERCOM4_PAD0 3L
  610. #define PINMUX_PA12D_SERCOM4_PAD0 ((PIN_PA12D_SERCOM4_PAD0 << 16) | MUX_PA12D_SERCOM4_PAD0)
  611. #define PORT_PA12D_SERCOM4_PAD0 (1ul << 12)
  612. #define PIN_PB08D_SERCOM4_PAD0 40L /**< \brief SERCOM4 signal: PAD0 on PB08 mux D */
  613. #define MUX_PB08D_SERCOM4_PAD0 3L
  614. #define PINMUX_PB08D_SERCOM4_PAD0 ((PIN_PB08D_SERCOM4_PAD0 << 16) | MUX_PB08D_SERCOM4_PAD0)
  615. #define PORT_PB08D_SERCOM4_PAD0 (1ul << 8)
  616. #define PIN_PB12C_SERCOM4_PAD0 44L /**< \brief SERCOM4 signal: PAD0 on PB12 mux C */
  617. #define MUX_PB12C_SERCOM4_PAD0 2L
  618. #define PINMUX_PB12C_SERCOM4_PAD0 ((PIN_PB12C_SERCOM4_PAD0 << 16) | MUX_PB12C_SERCOM4_PAD0)
  619. #define PORT_PB12C_SERCOM4_PAD0 (1ul << 12)
  620. #define PIN_PA13D_SERCOM4_PAD1 13L /**< \brief SERCOM4 signal: PAD1 on PA13 mux D */
  621. #define MUX_PA13D_SERCOM4_PAD1 3L
  622. #define PINMUX_PA13D_SERCOM4_PAD1 ((PIN_PA13D_SERCOM4_PAD1 << 16) | MUX_PA13D_SERCOM4_PAD1)
  623. #define PORT_PA13D_SERCOM4_PAD1 (1ul << 13)
  624. #define PIN_PB09D_SERCOM4_PAD1 41L /**< \brief SERCOM4 signal: PAD1 on PB09 mux D */
  625. #define MUX_PB09D_SERCOM4_PAD1 3L
  626. #define PINMUX_PB09D_SERCOM4_PAD1 ((PIN_PB09D_SERCOM4_PAD1 << 16) | MUX_PB09D_SERCOM4_PAD1)
  627. #define PORT_PB09D_SERCOM4_PAD1 (1ul << 9)
  628. #define PIN_PB13C_SERCOM4_PAD1 45L /**< \brief SERCOM4 signal: PAD1 on PB13 mux C */
  629. #define MUX_PB13C_SERCOM4_PAD1 2L
  630. #define PINMUX_PB13C_SERCOM4_PAD1 ((PIN_PB13C_SERCOM4_PAD1 << 16) | MUX_PB13C_SERCOM4_PAD1)
  631. #define PORT_PB13C_SERCOM4_PAD1 (1ul << 13)
  632. #define PIN_PA14D_SERCOM4_PAD2 14L /**< \brief SERCOM4 signal: PAD2 on PA14 mux D */
  633. #define MUX_PA14D_SERCOM4_PAD2 3L
  634. #define PINMUX_PA14D_SERCOM4_PAD2 ((PIN_PA14D_SERCOM4_PAD2 << 16) | MUX_PA14D_SERCOM4_PAD2)
  635. #define PORT_PA14D_SERCOM4_PAD2 (1ul << 14)
  636. #define PIN_PB10D_SERCOM4_PAD2 42L /**< \brief SERCOM4 signal: PAD2 on PB10 mux D */
  637. #define MUX_PB10D_SERCOM4_PAD2 3L
  638. #define PINMUX_PB10D_SERCOM4_PAD2 ((PIN_PB10D_SERCOM4_PAD2 << 16) | MUX_PB10D_SERCOM4_PAD2)
  639. #define PORT_PB10D_SERCOM4_PAD2 (1ul << 10)
  640. #define PIN_PB14C_SERCOM4_PAD2 46L /**< \brief SERCOM4 signal: PAD2 on PB14 mux C */
  641. #define MUX_PB14C_SERCOM4_PAD2 2L
  642. #define PINMUX_PB14C_SERCOM4_PAD2 ((PIN_PB14C_SERCOM4_PAD2 << 16) | MUX_PB14C_SERCOM4_PAD2)
  643. #define PORT_PB14C_SERCOM4_PAD2 (1ul << 14)
  644. #define PIN_PA15D_SERCOM4_PAD3 15L /**< \brief SERCOM4 signal: PAD3 on PA15 mux D */
  645. #define MUX_PA15D_SERCOM4_PAD3 3L
  646. #define PINMUX_PA15D_SERCOM4_PAD3 ((PIN_PA15D_SERCOM4_PAD3 << 16) | MUX_PA15D_SERCOM4_PAD3)
  647. #define PORT_PA15D_SERCOM4_PAD3 (1ul << 15)
  648. #define PIN_PB11D_SERCOM4_PAD3 43L /**< \brief SERCOM4 signal: PAD3 on PB11 mux D */
  649. #define MUX_PB11D_SERCOM4_PAD3 3L
  650. #define PINMUX_PB11D_SERCOM4_PAD3 ((PIN_PB11D_SERCOM4_PAD3 << 16) | MUX_PB11D_SERCOM4_PAD3)
  651. #define PORT_PB11D_SERCOM4_PAD3 (1ul << 11)
  652. #define PIN_PB15C_SERCOM4_PAD3 47L /**< \brief SERCOM4 signal: PAD3 on PB15 mux C */
  653. #define MUX_PB15C_SERCOM4_PAD3 2L
  654. #define PINMUX_PB15C_SERCOM4_PAD3 ((PIN_PB15C_SERCOM4_PAD3 << 16) | MUX_PB15C_SERCOM4_PAD3)
  655. #define PORT_PB15C_SERCOM4_PAD3 (1ul << 15)
  656. /* ========== PORT definition for SERCOM5 peripheral ========== */
  657. #define PIN_PB16C_SERCOM5_PAD0 48L /**< \brief SERCOM5 signal: PAD0 on PB16 mux C */
  658. #define MUX_PB16C_SERCOM5_PAD0 2L
  659. #define PINMUX_PB16C_SERCOM5_PAD0 ((PIN_PB16C_SERCOM5_PAD0 << 16) | MUX_PB16C_SERCOM5_PAD0)
  660. #define PORT_PB16C_SERCOM5_PAD0 (1ul << 16)
  661. #define PIN_PA22D_SERCOM5_PAD0 22L /**< \brief SERCOM5 signal: PAD0 on PA22 mux D */
  662. #define MUX_PA22D_SERCOM5_PAD0 3L
  663. #define PINMUX_PA22D_SERCOM5_PAD0 ((PIN_PA22D_SERCOM5_PAD0 << 16) | MUX_PA22D_SERCOM5_PAD0)
  664. #define PORT_PA22D_SERCOM5_PAD0 (1ul << 22)
  665. #define PIN_PB02D_SERCOM5_PAD0 34L /**< \brief SERCOM5 signal: PAD0 on PB02 mux D */
  666. #define MUX_PB02D_SERCOM5_PAD0 3L
  667. #define PINMUX_PB02D_SERCOM5_PAD0 ((PIN_PB02D_SERCOM5_PAD0 << 16) | MUX_PB02D_SERCOM5_PAD0)
  668. #define PORT_PB02D_SERCOM5_PAD0 (1ul << 2)
  669. #define PIN_PB30D_SERCOM5_PAD0 62L /**< \brief SERCOM5 signal: PAD0 on PB30 mux D */
  670. #define MUX_PB30D_SERCOM5_PAD0 3L
  671. #define PINMUX_PB30D_SERCOM5_PAD0 ((PIN_PB30D_SERCOM5_PAD0 << 16) | MUX_PB30D_SERCOM5_PAD0)
  672. #define PORT_PB30D_SERCOM5_PAD0 (1ul << 30)
  673. #define PIN_PB17C_SERCOM5_PAD1 49L /**< \brief SERCOM5 signal: PAD1 on PB17 mux C */
  674. #define MUX_PB17C_SERCOM5_PAD1 2L
  675. #define PINMUX_PB17C_SERCOM5_PAD1 ((PIN_PB17C_SERCOM5_PAD1 << 16) | MUX_PB17C_SERCOM5_PAD1)
  676. #define PORT_PB17C_SERCOM5_PAD1 (1ul << 17)
  677. #define PIN_PA23D_SERCOM5_PAD1 23L /**< \brief SERCOM5 signal: PAD1 on PA23 mux D */
  678. #define MUX_PA23D_SERCOM5_PAD1 3L
  679. #define PINMUX_PA23D_SERCOM5_PAD1 ((PIN_PA23D_SERCOM5_PAD1 << 16) | MUX_PA23D_SERCOM5_PAD1)
  680. #define PORT_PA23D_SERCOM5_PAD1 (1ul << 23)
  681. #define PIN_PB03D_SERCOM5_PAD1 35L /**< \brief SERCOM5 signal: PAD1 on PB03 mux D */
  682. #define MUX_PB03D_SERCOM5_PAD1 3L
  683. #define PINMUX_PB03D_SERCOM5_PAD1 ((PIN_PB03D_SERCOM5_PAD1 << 16) | MUX_PB03D_SERCOM5_PAD1)
  684. #define PORT_PB03D_SERCOM5_PAD1 (1ul << 3)
  685. #define PIN_PB31D_SERCOM5_PAD1 63L /**< \brief SERCOM5 signal: PAD1 on PB31 mux D */
  686. #define MUX_PB31D_SERCOM5_PAD1 3L
  687. #define PINMUX_PB31D_SERCOM5_PAD1 ((PIN_PB31D_SERCOM5_PAD1 << 16) | MUX_PB31D_SERCOM5_PAD1)
  688. #define PORT_PB31D_SERCOM5_PAD1 (1ul << 31)
  689. #define PIN_PA24D_SERCOM5_PAD2 24L /**< \brief SERCOM5 signal: PAD2 on PA24 mux D */
  690. #define MUX_PA24D_SERCOM5_PAD2 3L
  691. #define PINMUX_PA24D_SERCOM5_PAD2 ((PIN_PA24D_SERCOM5_PAD2 << 16) | MUX_PA24D_SERCOM5_PAD2)
  692. #define PORT_PA24D_SERCOM5_PAD2 (1ul << 24)
  693. #define PIN_PB00D_SERCOM5_PAD2 32L /**< \brief SERCOM5 signal: PAD2 on PB00 mux D */
  694. #define MUX_PB00D_SERCOM5_PAD2 3L
  695. #define PINMUX_PB00D_SERCOM5_PAD2 ((PIN_PB00D_SERCOM5_PAD2 << 16) | MUX_PB00D_SERCOM5_PAD2)
  696. #define PORT_PB00D_SERCOM5_PAD2 (1ul << 0)
  697. #define PIN_PB22D_SERCOM5_PAD2 54L /**< \brief SERCOM5 signal: PAD2 on PB22 mux D */
  698. #define MUX_PB22D_SERCOM5_PAD2 3L
  699. #define PINMUX_PB22D_SERCOM5_PAD2 ((PIN_PB22D_SERCOM5_PAD2 << 16) | MUX_PB22D_SERCOM5_PAD2)
  700. #define PORT_PB22D_SERCOM5_PAD2 (1ul << 22)
  701. #define PIN_PA20C_SERCOM5_PAD2 20L /**< \brief SERCOM5 signal: PAD2 on PA20 mux C */
  702. #define MUX_PA20C_SERCOM5_PAD2 2L
  703. #define PINMUX_PA20C_SERCOM5_PAD2 ((PIN_PA20C_SERCOM5_PAD2 << 16) | MUX_PA20C_SERCOM5_PAD2)
  704. #define PORT_PA20C_SERCOM5_PAD2 (1ul << 20)
  705. #define PIN_PA25D_SERCOM5_PAD3 25L /**< \brief SERCOM5 signal: PAD3 on PA25 mux D */
  706. #define MUX_PA25D_SERCOM5_PAD3 3L
  707. #define PINMUX_PA25D_SERCOM5_PAD3 ((PIN_PA25D_SERCOM5_PAD3 << 16) | MUX_PA25D_SERCOM5_PAD3)
  708. #define PORT_PA25D_SERCOM5_PAD3 (1ul << 25)
  709. #define PIN_PB01D_SERCOM5_PAD3 33L /**< \brief SERCOM5 signal: PAD3 on PB01 mux D */
  710. #define MUX_PB01D_SERCOM5_PAD3 3L
  711. #define PINMUX_PB01D_SERCOM5_PAD3 ((PIN_PB01D_SERCOM5_PAD3 << 16) | MUX_PB01D_SERCOM5_PAD3)
  712. #define PORT_PB01D_SERCOM5_PAD3 (1ul << 1)
  713. #define PIN_PB23D_SERCOM5_PAD3 55L /**< \brief SERCOM5 signal: PAD3 on PB23 mux D */
  714. #define MUX_PB23D_SERCOM5_PAD3 3L
  715. #define PINMUX_PB23D_SERCOM5_PAD3 ((PIN_PB23D_SERCOM5_PAD3 << 16) | MUX_PB23D_SERCOM5_PAD3)
  716. #define PORT_PB23D_SERCOM5_PAD3 (1ul << 23)
  717. #define PIN_PA21C_SERCOM5_PAD3 21L /**< \brief SERCOM5 signal: PAD3 on PA21 mux C */
  718. #define MUX_PA21C_SERCOM5_PAD3 2L
  719. #define PINMUX_PA21C_SERCOM5_PAD3 ((PIN_PA21C_SERCOM5_PAD3 << 16) | MUX_PA21C_SERCOM5_PAD3)
  720. #define PORT_PA21C_SERCOM5_PAD3 (1ul << 21)
  721. /* ========== PORT definition for TCC0 peripheral ========== */
  722. #define PIN_PA04E_TCC0_WO0 4L /**< \brief TCC0 signal: WO0 on PA04 mux E */
  723. #define MUX_PA04E_TCC0_WO0 4L
  724. #define PINMUX_PA04E_TCC0_WO0 ((PIN_PA04E_TCC0_WO0 << 16) | MUX_PA04E_TCC0_WO0)
  725. #define PORT_PA04E_TCC0_WO0 (1ul << 4)
  726. #define PIN_PA08E_TCC0_WO0 8L /**< \brief TCC0 signal: WO0 on PA08 mux E */
  727. #define MUX_PA08E_TCC0_WO0 4L
  728. #define PINMUX_PA08E_TCC0_WO0 ((PIN_PA08E_TCC0_WO0 << 16) | MUX_PA08E_TCC0_WO0)
  729. #define PORT_PA08E_TCC0_WO0 (1ul << 8)
  730. #define PIN_PB30E_TCC0_WO0 62L /**< \brief TCC0 signal: WO0 on PB30 mux E */
  731. #define MUX_PB30E_TCC0_WO0 4L
  732. #define PINMUX_PB30E_TCC0_WO0 ((PIN_PB30E_TCC0_WO0 << 16) | MUX_PB30E_TCC0_WO0)
  733. #define PORT_PB30E_TCC0_WO0 (1ul << 30)
  734. #define PIN_PA05E_TCC0_WO1 5L /**< \brief TCC0 signal: WO1 on PA05 mux E */
  735. #define MUX_PA05E_TCC0_WO1 4L
  736. #define PINMUX_PA05E_TCC0_WO1 ((PIN_PA05E_TCC0_WO1 << 16) | MUX_PA05E_TCC0_WO1)
  737. #define PORT_PA05E_TCC0_WO1 (1ul << 5)
  738. #define PIN_PA09E_TCC0_WO1 9L /**< \brief TCC0 signal: WO1 on PA09 mux E */
  739. #define MUX_PA09E_TCC0_WO1 4L
  740. #define PINMUX_PA09E_TCC0_WO1 ((PIN_PA09E_TCC0_WO1 << 16) | MUX_PA09E_TCC0_WO1)
  741. #define PORT_PA09E_TCC0_WO1 (1ul << 9)
  742. #define PIN_PB31E_TCC0_WO1 63L /**< \brief TCC0 signal: WO1 on PB31 mux E */
  743. #define MUX_PB31E_TCC0_WO1 4L
  744. #define PINMUX_PB31E_TCC0_WO1 ((PIN_PB31E_TCC0_WO1 << 16) | MUX_PB31E_TCC0_WO1)
  745. #define PORT_PB31E_TCC0_WO1 (1ul << 31)
  746. #define PIN_PA10F_TCC0_WO2 10L /**< \brief TCC0 signal: WO2 on PA10 mux F */
  747. #define MUX_PA10F_TCC0_WO2 5L
  748. #define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2)
  749. #define PORT_PA10F_TCC0_WO2 (1ul << 10)
  750. #define PIN_PA18F_TCC0_WO2 18L /**< \brief TCC0 signal: WO2 on PA18 mux F */
  751. #define MUX_PA18F_TCC0_WO2 5L
  752. #define PINMUX_PA18F_TCC0_WO2 ((PIN_PA18F_TCC0_WO2 << 16) | MUX_PA18F_TCC0_WO2)
  753. #define PORT_PA18F_TCC0_WO2 (1ul << 18)
  754. #define PIN_PA11F_TCC0_WO3 11L /**< \brief TCC0 signal: WO3 on PA11 mux F */
  755. #define MUX_PA11F_TCC0_WO3 5L
  756. #define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3)
  757. #define PORT_PA11F_TCC0_WO3 (1ul << 11)
  758. #define PIN_PA19F_TCC0_WO3 19L /**< \brief TCC0 signal: WO3 on PA19 mux F */
  759. #define MUX_PA19F_TCC0_WO3 5L
  760. #define PINMUX_PA19F_TCC0_WO3 ((PIN_PA19F_TCC0_WO3 << 16) | MUX_PA19F_TCC0_WO3)
  761. #define PORT_PA19F_TCC0_WO3 (1ul << 19)
  762. #define PIN_PA14F_TCC0_WO4 14L /**< \brief TCC0 signal: WO4 on PA14 mux F */
  763. #define MUX_PA14F_TCC0_WO4 5L
  764. #define PINMUX_PA14F_TCC0_WO4 ((PIN_PA14F_TCC0_WO4 << 16) | MUX_PA14F_TCC0_WO4)
  765. #define PORT_PA14F_TCC0_WO4 (1ul << 14)
  766. #define PIN_PA22F_TCC0_WO4 22L /**< \brief TCC0 signal: WO4 on PA22 mux F */
  767. #define MUX_PA22F_TCC0_WO4 5L
  768. #define PINMUX_PA22F_TCC0_WO4 ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4)
  769. #define PORT_PA22F_TCC0_WO4 (1ul << 22)
  770. #define PIN_PB10F_TCC0_WO4 42L /**< \brief TCC0 signal: WO4 on PB10 mux F */
  771. #define MUX_PB10F_TCC0_WO4 5L
  772. #define PINMUX_PB10F_TCC0_WO4 ((PIN_PB10F_TCC0_WO4 << 16) | MUX_PB10F_TCC0_WO4)
  773. #define PORT_PB10F_TCC0_WO4 (1ul << 10)
  774. #define PIN_PB16F_TCC0_WO4 48L /**< \brief TCC0 signal: WO4 on PB16 mux F */
  775. #define MUX_PB16F_TCC0_WO4 5L
  776. #define PINMUX_PB16F_TCC0_WO4 ((PIN_PB16F_TCC0_WO4 << 16) | MUX_PB16F_TCC0_WO4)
  777. #define PORT_PB16F_TCC0_WO4 (1ul << 16)
  778. #define PIN_PA15F_TCC0_WO5 15L /**< \brief TCC0 signal: WO5 on PA15 mux F */
  779. #define MUX_PA15F_TCC0_WO5 5L
  780. #define PINMUX_PA15F_TCC0_WO5 ((PIN_PA15F_TCC0_WO5 << 16) | MUX_PA15F_TCC0_WO5)
  781. #define PORT_PA15F_TCC0_WO5 (1ul << 15)
  782. #define PIN_PA23F_TCC0_WO5 23L /**< \brief TCC0 signal: WO5 on PA23 mux F */
  783. #define MUX_PA23F_TCC0_WO5 5L
  784. #define PINMUX_PA23F_TCC0_WO5 ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5)
  785. #define PORT_PA23F_TCC0_WO5 (1ul << 23)
  786. #define PIN_PB11F_TCC0_WO5 43L /**< \brief TCC0 signal: WO5 on PB11 mux F */
  787. #define MUX_PB11F_TCC0_WO5 5L
  788. #define PINMUX_PB11F_TCC0_WO5 ((PIN_PB11F_TCC0_WO5 << 16) | MUX_PB11F_TCC0_WO5)
  789. #define PORT_PB11F_TCC0_WO5 (1ul << 11)
  790. #define PIN_PB17F_TCC0_WO5 49L /**< \brief TCC0 signal: WO5 on PB17 mux F */
  791. #define MUX_PB17F_TCC0_WO5 5L
  792. #define PINMUX_PB17F_TCC0_WO5 ((PIN_PB17F_TCC0_WO5 << 16) | MUX_PB17F_TCC0_WO5)
  793. #define PORT_PB17F_TCC0_WO5 (1ul << 17)
  794. #define PIN_PA12F_TCC0_WO6 12L /**< \brief TCC0 signal: WO6 on PA12 mux F */
  795. #define MUX_PA12F_TCC0_WO6 5L
  796. #define PINMUX_PA12F_TCC0_WO6 ((PIN_PA12F_TCC0_WO6 << 16) | MUX_PA12F_TCC0_WO6)
  797. #define PORT_PA12F_TCC0_WO6 (1ul << 12)
  798. #define PIN_PA20F_TCC0_WO6 20L /**< \brief TCC0 signal: WO6 on PA20 mux F */
  799. #define MUX_PA20F_TCC0_WO6 5L
  800. #define PINMUX_PA20F_TCC0_WO6 ((PIN_PA20F_TCC0_WO6 << 16) | MUX_PA20F_TCC0_WO6)
  801. #define PORT_PA20F_TCC0_WO6 (1ul << 20)
  802. #define PIN_PB12F_TCC0_WO6 44L /**< \brief TCC0 signal: WO6 on PB12 mux F */
  803. #define MUX_PB12F_TCC0_WO6 5L
  804. #define PINMUX_PB12F_TCC0_WO6 ((PIN_PB12F_TCC0_WO6 << 16) | MUX_PB12F_TCC0_WO6)
  805. #define PORT_PB12F_TCC0_WO6 (1ul << 12)
  806. #define PIN_PA16F_TCC0_WO6 16L /**< \brief TCC0 signal: WO6 on PA16 mux F */
  807. #define MUX_PA16F_TCC0_WO6 5L
  808. #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6)
  809. #define PORT_PA16F_TCC0_WO6 (1ul << 16)
  810. #define PIN_PA13F_TCC0_WO7 13L /**< \brief TCC0 signal: WO7 on PA13 mux F */
  811. #define MUX_PA13F_TCC0_WO7 5L
  812. #define PINMUX_PA13F_TCC0_WO7 ((PIN_PA13F_TCC0_WO7 << 16) | MUX_PA13F_TCC0_WO7)
  813. #define PORT_PA13F_TCC0_WO7 (1ul << 13)
  814. #define PIN_PA21F_TCC0_WO7 21L /**< \brief TCC0 signal: WO7 on PA21 mux F */
  815. #define MUX_PA21F_TCC0_WO7 5L
  816. #define PINMUX_PA21F_TCC0_WO7 ((PIN_PA21F_TCC0_WO7 << 16) | MUX_PA21F_TCC0_WO7)
  817. #define PORT_PA21F_TCC0_WO7 (1ul << 21)
  818. #define PIN_PB13F_TCC0_WO7 45L /**< \brief TCC0 signal: WO7 on PB13 mux F */
  819. #define MUX_PB13F_TCC0_WO7 5L
  820. #define PINMUX_PB13F_TCC0_WO7 ((PIN_PB13F_TCC0_WO7 << 16) | MUX_PB13F_TCC0_WO7)
  821. #define PORT_PB13F_TCC0_WO7 (1ul << 13)
  822. #define PIN_PA17F_TCC0_WO7 17L /**< \brief TCC0 signal: WO7 on PA17 mux F */
  823. #define MUX_PA17F_TCC0_WO7 5L
  824. #define PINMUX_PA17F_TCC0_WO7 ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7)
  825. #define PORT_PA17F_TCC0_WO7 (1ul << 17)
  826. /* ========== PORT definition for TCC1 peripheral ========== */
  827. #define PIN_PA06E_TCC1_WO0 6L /**< \brief TCC1 signal: WO0 on PA06 mux E */
  828. #define MUX_PA06E_TCC1_WO0 4L
  829. #define PINMUX_PA06E_TCC1_WO0 ((PIN_PA06E_TCC1_WO0 << 16) | MUX_PA06E_TCC1_WO0)
  830. #define PORT_PA06E_TCC1_WO0 (1ul << 6)
  831. #define PIN_PA10E_TCC1_WO0 10L /**< \brief TCC1 signal: WO0 on PA10 mux E */
  832. #define MUX_PA10E_TCC1_WO0 4L
  833. #define PINMUX_PA10E_TCC1_WO0 ((PIN_PA10E_TCC1_WO0 << 16) | MUX_PA10E_TCC1_WO0)
  834. #define PORT_PA10E_TCC1_WO0 (1ul << 10)
  835. #define PIN_PA30E_TCC1_WO0 30L /**< \brief TCC1 signal: WO0 on PA30 mux E */
  836. #define MUX_PA30E_TCC1_WO0 4L
  837. #define PINMUX_PA30E_TCC1_WO0 ((PIN_PA30E_TCC1_WO0 << 16) | MUX_PA30E_TCC1_WO0)
  838. #define PORT_PA30E_TCC1_WO0 (1ul << 30)
  839. #define PIN_PA07E_TCC1_WO1 7L /**< \brief TCC1 signal: WO1 on PA07 mux E */
  840. #define MUX_PA07E_TCC1_WO1 4L
  841. #define PINMUX_PA07E_TCC1_WO1 ((PIN_PA07E_TCC1_WO1 << 16) | MUX_PA07E_TCC1_WO1)
  842. #define PORT_PA07E_TCC1_WO1 (1ul << 7)
  843. #define PIN_PA11E_TCC1_WO1 11L /**< \brief TCC1 signal: WO1 on PA11 mux E */
  844. #define MUX_PA11E_TCC1_WO1 4L
  845. #define PINMUX_PA11E_TCC1_WO1 ((PIN_PA11E_TCC1_WO1 << 16) | MUX_PA11E_TCC1_WO1)
  846. #define PORT_PA11E_TCC1_WO1 (1ul << 11)
  847. #define PIN_PA31E_TCC1_WO1 31L /**< \brief TCC1 signal: WO1 on PA31 mux E */
  848. #define MUX_PA31E_TCC1_WO1 4L
  849. #define PINMUX_PA31E_TCC1_WO1 ((PIN_PA31E_TCC1_WO1 << 16) | MUX_PA31E_TCC1_WO1)
  850. #define PORT_PA31E_TCC1_WO1 (1ul << 31)
  851. #define PIN_PA08F_TCC1_WO2 8L /**< \brief TCC1 signal: WO2 on PA08 mux F */
  852. #define MUX_PA08F_TCC1_WO2 5L
  853. #define PINMUX_PA08F_TCC1_WO2 ((PIN_PA08F_TCC1_WO2 << 16) | MUX_PA08F_TCC1_WO2)
  854. #define PORT_PA08F_TCC1_WO2 (1ul << 8)
  855. #define PIN_PA24F_TCC1_WO2 24L /**< \brief TCC1 signal: WO2 on PA24 mux F */
  856. #define MUX_PA24F_TCC1_WO2 5L
  857. #define PINMUX_PA24F_TCC1_WO2 ((PIN_PA24F_TCC1_WO2 << 16) | MUX_PA24F_TCC1_WO2)
  858. #define PORT_PA24F_TCC1_WO2 (1ul << 24)
  859. #define PIN_PB30F_TCC1_WO2 62L /**< \brief TCC1 signal: WO2 on PB30 mux F */
  860. #define MUX_PB30F_TCC1_WO2 5L
  861. #define PINMUX_PB30F_TCC1_WO2 ((PIN_PB30F_TCC1_WO2 << 16) | MUX_PB30F_TCC1_WO2)
  862. #define PORT_PB30F_TCC1_WO2 (1ul << 30)
  863. #define PIN_PA09F_TCC1_WO3 9L /**< \brief TCC1 signal: WO3 on PA09 mux F */
  864. #define MUX_PA09F_TCC1_WO3 5L
  865. #define PINMUX_PA09F_TCC1_WO3 ((PIN_PA09F_TCC1_WO3 << 16) | MUX_PA09F_TCC1_WO3)
  866. #define PORT_PA09F_TCC1_WO3 (1ul << 9)
  867. #define PIN_PA25F_TCC1_WO3 25L /**< \brief TCC1 signal: WO3 on PA25 mux F */
  868. #define MUX_PA25F_TCC1_WO3 5L
  869. #define PINMUX_PA25F_TCC1_WO3 ((PIN_PA25F_TCC1_WO3 << 16) | MUX_PA25F_TCC1_WO3)
  870. #define PORT_PA25F_TCC1_WO3 (1ul << 25)
  871. #define PIN_PB31F_TCC1_WO3 63L /**< \brief TCC1 signal: WO3 on PB31 mux F */
  872. #define MUX_PB31F_TCC1_WO3 5L
  873. #define PINMUX_PB31F_TCC1_WO3 ((PIN_PB31F_TCC1_WO3 << 16) | MUX_PB31F_TCC1_WO3)
  874. #define PORT_PB31F_TCC1_WO3 (1ul << 31)
  875. /* ========== PORT definition for TCC2 peripheral ========== */
  876. #define PIN_PA12E_TCC2_WO0 12L /**< \brief TCC2 signal: WO0 on PA12 mux E */
  877. #define MUX_PA12E_TCC2_WO0 4L
  878. #define PINMUX_PA12E_TCC2_WO0 ((PIN_PA12E_TCC2_WO0 << 16) | MUX_PA12E_TCC2_WO0)
  879. #define PORT_PA12E_TCC2_WO0 (1ul << 12)
  880. #define PIN_PA16E_TCC2_WO0 16L /**< \brief TCC2 signal: WO0 on PA16 mux E */
  881. #define MUX_PA16E_TCC2_WO0 4L
  882. #define PINMUX_PA16E_TCC2_WO0 ((PIN_PA16E_TCC2_WO0 << 16) | MUX_PA16E_TCC2_WO0)
  883. #define PORT_PA16E_TCC2_WO0 (1ul << 16)
  884. #define PIN_PA00E_TCC2_WO0 0L /**< \brief TCC2 signal: WO0 on PA00 mux E */
  885. #define MUX_PA00E_TCC2_WO0 4L
  886. #define PINMUX_PA00E_TCC2_WO0 ((PIN_PA00E_TCC2_WO0 << 16) | MUX_PA00E_TCC2_WO0)
  887. #define PORT_PA00E_TCC2_WO0 (1ul << 0)
  888. #define PIN_PA13E_TCC2_WO1 13L /**< \brief TCC2 signal: WO1 on PA13 mux E */
  889. #define MUX_PA13E_TCC2_WO1 4L
  890. #define PINMUX_PA13E_TCC2_WO1 ((PIN_PA13E_TCC2_WO1 << 16) | MUX_PA13E_TCC2_WO1)
  891. #define PORT_PA13E_TCC2_WO1 (1ul << 13)
  892. #define PIN_PA17E_TCC2_WO1 17L /**< \brief TCC2 signal: WO1 on PA17 mux E */
  893. #define MUX_PA17E_TCC2_WO1 4L
  894. #define PINMUX_PA17E_TCC2_WO1 ((PIN_PA17E_TCC2_WO1 << 16) | MUX_PA17E_TCC2_WO1)
  895. #define PORT_PA17E_TCC2_WO1 (1ul << 17)
  896. #define PIN_PA01E_TCC2_WO1 1L /**< \brief TCC2 signal: WO1 on PA01 mux E */
  897. #define MUX_PA01E_TCC2_WO1 4L
  898. #define PINMUX_PA01E_TCC2_WO1 ((PIN_PA01E_TCC2_WO1 << 16) | MUX_PA01E_TCC2_WO1)
  899. #define PORT_PA01E_TCC2_WO1 (1ul << 1)
  900. /* ========== PORT definition for TC3 peripheral ========== */
  901. #define PIN_PA18E_TC3_WO0 18L /**< \brief TC3 signal: WO0 on PA18 mux E */
  902. #define MUX_PA18E_TC3_WO0 4L
  903. #define PINMUX_PA18E_TC3_WO0 ((PIN_PA18E_TC3_WO0 << 16) | MUX_PA18E_TC3_WO0)
  904. #define PORT_PA18E_TC3_WO0 (1ul << 18)
  905. #define PIN_PA14E_TC3_WO0 14L /**< \brief TC3 signal: WO0 on PA14 mux E */
  906. #define MUX_PA14E_TC3_WO0 4L
  907. #define PINMUX_PA14E_TC3_WO0 ((PIN_PA14E_TC3_WO0 << 16) | MUX_PA14E_TC3_WO0)
  908. #define PORT_PA14E_TC3_WO0 (1ul << 14)
  909. #define PIN_PA19E_TC3_WO1 19L /**< \brief TC3 signal: WO1 on PA19 mux E */
  910. #define MUX_PA19E_TC3_WO1 4L
  911. #define PINMUX_PA19E_TC3_WO1 ((PIN_PA19E_TC3_WO1 << 16) | MUX_PA19E_TC3_WO1)
  912. #define PORT_PA19E_TC3_WO1 (1ul << 19)
  913. #define PIN_PA15E_TC3_WO1 15L /**< \brief TC3 signal: WO1 on PA15 mux E */
  914. #define MUX_PA15E_TC3_WO1 4L
  915. #define PINMUX_PA15E_TC3_WO1 ((PIN_PA15E_TC3_WO1 << 16) | MUX_PA15E_TC3_WO1)
  916. #define PORT_PA15E_TC3_WO1 (1ul << 15)
  917. /* ========== PORT definition for TC4 peripheral ========== */
  918. #define PIN_PA22E_TC4_WO0 22L /**< \brief TC4 signal: WO0 on PA22 mux E */
  919. #define MUX_PA22E_TC4_WO0 4L
  920. #define PINMUX_PA22E_TC4_WO0 ((PIN_PA22E_TC4_WO0 << 16) | MUX_PA22E_TC4_WO0)
  921. #define PORT_PA22E_TC4_WO0 (1ul << 22)
  922. #define PIN_PB08E_TC4_WO0 40L /**< \brief TC4 signal: WO0 on PB08 mux E */
  923. #define MUX_PB08E_TC4_WO0 4L
  924. #define PINMUX_PB08E_TC4_WO0 ((PIN_PB08E_TC4_WO0 << 16) | MUX_PB08E_TC4_WO0)
  925. #define PORT_PB08E_TC4_WO0 (1ul << 8)
  926. #define PIN_PB12E_TC4_WO0 44L /**< \brief TC4 signal: WO0 on PB12 mux E */
  927. #define MUX_PB12E_TC4_WO0 4L
  928. #define PINMUX_PB12E_TC4_WO0 ((PIN_PB12E_TC4_WO0 << 16) | MUX_PB12E_TC4_WO0)
  929. #define PORT_PB12E_TC4_WO0 (1ul << 12)
  930. #define PIN_PA23E_TC4_WO1 23L /**< \brief TC4 signal: WO1 on PA23 mux E */
  931. #define MUX_PA23E_TC4_WO1 4L
  932. #define PINMUX_PA23E_TC4_WO1 ((PIN_PA23E_TC4_WO1 << 16) | MUX_PA23E_TC4_WO1)
  933. #define PORT_PA23E_TC4_WO1 (1ul << 23)
  934. #define PIN_PB09E_TC4_WO1 41L /**< \brief TC4 signal: WO1 on PB09 mux E */
  935. #define MUX_PB09E_TC4_WO1 4L
  936. #define PINMUX_PB09E_TC4_WO1 ((PIN_PB09E_TC4_WO1 << 16) | MUX_PB09E_TC4_WO1)
  937. #define PORT_PB09E_TC4_WO1 (1ul << 9)
  938. #define PIN_PB13E_TC4_WO1 45L /**< \brief TC4 signal: WO1 on PB13 mux E */
  939. #define MUX_PB13E_TC4_WO1 4L
  940. #define PINMUX_PB13E_TC4_WO1 ((PIN_PB13E_TC4_WO1 << 16) | MUX_PB13E_TC4_WO1)
  941. #define PORT_PB13E_TC4_WO1 (1ul << 13)
  942. /* ========== PORT definition for TC5 peripheral ========== */
  943. #define PIN_PA24E_TC5_WO0 24L /**< \brief TC5 signal: WO0 on PA24 mux E */
  944. #define MUX_PA24E_TC5_WO0 4L
  945. #define PINMUX_PA24E_TC5_WO0 ((PIN_PA24E_TC5_WO0 << 16) | MUX_PA24E_TC5_WO0)
  946. #define PORT_PA24E_TC5_WO0 (1ul << 24)
  947. #define PIN_PB10E_TC5_WO0 42L /**< \brief TC5 signal: WO0 on PB10 mux E */
  948. #define MUX_PB10E_TC5_WO0 4L
  949. #define PINMUX_PB10E_TC5_WO0 ((PIN_PB10E_TC5_WO0 << 16) | MUX_PB10E_TC5_WO0)
  950. #define PORT_PB10E_TC5_WO0 (1ul << 10)
  951. #define PIN_PB14E_TC5_WO0 46L /**< \brief TC5 signal: WO0 on PB14 mux E */
  952. #define MUX_PB14E_TC5_WO0 4L
  953. #define PINMUX_PB14E_TC5_WO0 ((PIN_PB14E_TC5_WO0 << 16) | MUX_PB14E_TC5_WO0)
  954. #define PORT_PB14E_TC5_WO0 (1ul << 14)
  955. #define PIN_PA25E_TC5_WO1 25L /**< \brief TC5 signal: WO1 on PA25 mux E */
  956. #define MUX_PA25E_TC5_WO1 4L
  957. #define PINMUX_PA25E_TC5_WO1 ((PIN_PA25E_TC5_WO1 << 16) | MUX_PA25E_TC5_WO1)
  958. #define PORT_PA25E_TC5_WO1 (1ul << 25)
  959. #define PIN_PB11E_TC5_WO1 43L /**< \brief TC5 signal: WO1 on PB11 mux E */
  960. #define MUX_PB11E_TC5_WO1 4L
  961. #define PINMUX_PB11E_TC5_WO1 ((PIN_PB11E_TC5_WO1 << 16) | MUX_PB11E_TC5_WO1)
  962. #define PORT_PB11E_TC5_WO1 (1ul << 11)
  963. #define PIN_PB15E_TC5_WO1 47L /**< \brief TC5 signal: WO1 on PB15 mux E */
  964. #define MUX_PB15E_TC5_WO1 4L
  965. #define PINMUX_PB15E_TC5_WO1 ((PIN_PB15E_TC5_WO1 << 16) | MUX_PB15E_TC5_WO1)
  966. #define PORT_PB15E_TC5_WO1 (1ul << 15)
  967. /* ========== PORT definition for TC6 peripheral ========== */
  968. #define PIN_PB02E_TC6_WO0 34L /**< \brief TC6 signal: WO0 on PB02 mux E */
  969. #define MUX_PB02E_TC6_WO0 4L
  970. #define PINMUX_PB02E_TC6_WO0 ((PIN_PB02E_TC6_WO0 << 16) | MUX_PB02E_TC6_WO0)
  971. #define PORT_PB02E_TC6_WO0 (1ul << 2)
  972. #define PIN_PB16E_TC6_WO0 48L /**< \brief TC6 signal: WO0 on PB16 mux E */
  973. #define MUX_PB16E_TC6_WO0 4L
  974. #define PINMUX_PB16E_TC6_WO0 ((PIN_PB16E_TC6_WO0 << 16) | MUX_PB16E_TC6_WO0)
  975. #define PORT_PB16E_TC6_WO0 (1ul << 16)
  976. #define PIN_PB03E_TC6_WO1 35L /**< \brief TC6 signal: WO1 on PB03 mux E */
  977. #define MUX_PB03E_TC6_WO1 4L
  978. #define PINMUX_PB03E_TC6_WO1 ((PIN_PB03E_TC6_WO1 << 16) | MUX_PB03E_TC6_WO1)
  979. #define PORT_PB03E_TC6_WO1 (1ul << 3)
  980. #define PIN_PB17E_TC6_WO1 49L /**< \brief TC6 signal: WO1 on PB17 mux E */
  981. #define MUX_PB17E_TC6_WO1 4L
  982. #define PINMUX_PB17E_TC6_WO1 ((PIN_PB17E_TC6_WO1 << 16) | MUX_PB17E_TC6_WO1)
  983. #define PORT_PB17E_TC6_WO1 (1ul << 17)
  984. /* ========== PORT definition for TC7 peripheral ========== */
  985. #define PIN_PA20E_TC7_WO0 20L /**< \brief TC7 signal: WO0 on PA20 mux E */
  986. #define MUX_PA20E_TC7_WO0 4L
  987. #define PINMUX_PA20E_TC7_WO0 ((PIN_PA20E_TC7_WO0 << 16) | MUX_PA20E_TC7_WO0)
  988. #define PORT_PA20E_TC7_WO0 (1ul << 20)
  989. #define PIN_PB00E_TC7_WO0 32L /**< \brief TC7 signal: WO0 on PB00 mux E */
  990. #define MUX_PB00E_TC7_WO0 4L
  991. #define PINMUX_PB00E_TC7_WO0 ((PIN_PB00E_TC7_WO0 << 16) | MUX_PB00E_TC7_WO0)
  992. #define PORT_PB00E_TC7_WO0 (1ul << 0)
  993. #define PIN_PB22E_TC7_WO0 54L /**< \brief TC7 signal: WO0 on PB22 mux E */
  994. #define MUX_PB22E_TC7_WO0 4L
  995. #define PINMUX_PB22E_TC7_WO0 ((PIN_PB22E_TC7_WO0 << 16) | MUX_PB22E_TC7_WO0)
  996. #define PORT_PB22E_TC7_WO0 (1ul << 22)
  997. #define PIN_PA21E_TC7_WO1 21L /**< \brief TC7 signal: WO1 on PA21 mux E */
  998. #define MUX_PA21E_TC7_WO1 4L
  999. #define PINMUX_PA21E_TC7_WO1 ((PIN_PA21E_TC7_WO1 << 16) | MUX_PA21E_TC7_WO1)
  1000. #define PORT_PA21E_TC7_WO1 (1ul << 21)
  1001. #define PIN_PB01E_TC7_WO1 33L /**< \brief TC7 signal: WO1 on PB01 mux E */
  1002. #define MUX_PB01E_TC7_WO1 4L
  1003. #define PINMUX_PB01E_TC7_WO1 ((PIN_PB01E_TC7_WO1 << 16) | MUX_PB01E_TC7_WO1)
  1004. #define PORT_PB01E_TC7_WO1 (1ul << 1)
  1005. #define PIN_PB23E_TC7_WO1 55L /**< \brief TC7 signal: WO1 on PB23 mux E */
  1006. #define MUX_PB23E_TC7_WO1 4L
  1007. #define PINMUX_PB23E_TC7_WO1 ((PIN_PB23E_TC7_WO1 << 16) | MUX_PB23E_TC7_WO1)
  1008. #define PORT_PB23E_TC7_WO1 (1ul << 23)
  1009. /* ========== PORT definition for ADC peripheral ========== */
  1010. #define PIN_PA02B_ADC_AIN0 2L /**< \brief ADC signal: AIN0 on PA02 mux B */
  1011. #define MUX_PA02B_ADC_AIN0 1L
  1012. #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0)
  1013. #define PORT_PA02B_ADC_AIN0 (1ul << 2)
  1014. #define PIN_PA03B_ADC_AIN1 3L /**< \brief ADC signal: AIN1 on PA03 mux B */
  1015. #define MUX_PA03B_ADC_AIN1 1L
  1016. #define PINMUX_PA03B_ADC_AIN1 ((PIN_PA03B_ADC_AIN1 << 16) | MUX_PA03B_ADC_AIN1)
  1017. #define PORT_PA03B_ADC_AIN1 (1ul << 3)
  1018. #define PIN_PB08B_ADC_AIN2 40L /**< \brief ADC signal: AIN2 on PB08 mux B */
  1019. #define MUX_PB08B_ADC_AIN2 1L
  1020. #define PINMUX_PB08B_ADC_AIN2 ((PIN_PB08B_ADC_AIN2 << 16) | MUX_PB08B_ADC_AIN2)
  1021. #define PORT_PB08B_ADC_AIN2 (1ul << 8)
  1022. #define PIN_PB09B_ADC_AIN3 41L /**< \brief ADC signal: AIN3 on PB09 mux B */
  1023. #define MUX_PB09B_ADC_AIN3 1L
  1024. #define PINMUX_PB09B_ADC_AIN3 ((PIN_PB09B_ADC_AIN3 << 16) | MUX_PB09B_ADC_AIN3)
  1025. #define PORT_PB09B_ADC_AIN3 (1ul << 9)
  1026. #define PIN_PA04B_ADC_AIN4 4L /**< \brief ADC signal: AIN4 on PA04 mux B */
  1027. #define MUX_PA04B_ADC_AIN4 1L
  1028. #define PINMUX_PA04B_ADC_AIN4 ((PIN_PA04B_ADC_AIN4 << 16) | MUX_PA04B_ADC_AIN4)
  1029. #define PORT_PA04B_ADC_AIN4 (1ul << 4)
  1030. #define PIN_PA05B_ADC_AIN5 5L /**< \brief ADC signal: AIN5 on PA05 mux B */
  1031. #define MUX_PA05B_ADC_AIN5 1L
  1032. #define PINMUX_PA05B_ADC_AIN5 ((PIN_PA05B_ADC_AIN5 << 16) | MUX_PA05B_ADC_AIN5)
  1033. #define PORT_PA05B_ADC_AIN5 (1ul << 5)
  1034. #define PIN_PA06B_ADC_AIN6 6L /**< \brief ADC signal: AIN6 on PA06 mux B */
  1035. #define MUX_PA06B_ADC_AIN6 1L
  1036. #define PINMUX_PA06B_ADC_AIN6 ((PIN_PA06B_ADC_AIN6 << 16) | MUX_PA06B_ADC_AIN6)
  1037. #define PORT_PA06B_ADC_AIN6 (1ul << 6)
  1038. #define PIN_PA07B_ADC_AIN7 7L /**< \brief ADC signal: AIN7 on PA07 mux B */
  1039. #define MUX_PA07B_ADC_AIN7 1L
  1040. #define PINMUX_PA07B_ADC_AIN7 ((PIN_PA07B_ADC_AIN7 << 16) | MUX_PA07B_ADC_AIN7)
  1041. #define PORT_PA07B_ADC_AIN7 (1ul << 7)
  1042. #define PIN_PB00B_ADC_AIN8 32L /**< \brief ADC signal: AIN8 on PB00 mux B */
  1043. #define MUX_PB00B_ADC_AIN8 1L
  1044. #define PINMUX_PB00B_ADC_AIN8 ((PIN_PB00B_ADC_AIN8 << 16) | MUX_PB00B_ADC_AIN8)
  1045. #define PORT_PB00B_ADC_AIN8 (1ul << 0)
  1046. #define PIN_PB01B_ADC_AIN9 33L /**< \brief ADC signal: AIN9 on PB01 mux B */
  1047. #define MUX_PB01B_ADC_AIN9 1L
  1048. #define PINMUX_PB01B_ADC_AIN9 ((PIN_PB01B_ADC_AIN9 << 16) | MUX_PB01B_ADC_AIN9)
  1049. #define PORT_PB01B_ADC_AIN9 (1ul << 1)
  1050. #define PIN_PB02B_ADC_AIN10 34L /**< \brief ADC signal: AIN10 on PB02 mux B */
  1051. #define MUX_PB02B_ADC_AIN10 1L
  1052. #define PINMUX_PB02B_ADC_AIN10 ((PIN_PB02B_ADC_AIN10 << 16) | MUX_PB02B_ADC_AIN10)
  1053. #define PORT_PB02B_ADC_AIN10 (1ul << 2)
  1054. #define PIN_PB03B_ADC_AIN11 35L /**< \brief ADC signal: AIN11 on PB03 mux B */
  1055. #define MUX_PB03B_ADC_AIN11 1L
  1056. #define PINMUX_PB03B_ADC_AIN11 ((PIN_PB03B_ADC_AIN11 << 16) | MUX_PB03B_ADC_AIN11)
  1057. #define PORT_PB03B_ADC_AIN11 (1ul << 3)
  1058. #define PIN_PB04B_ADC_AIN12 36L /**< \brief ADC signal: AIN12 on PB04 mux B */
  1059. #define MUX_PB04B_ADC_AIN12 1L
  1060. #define PINMUX_PB04B_ADC_AIN12 ((PIN_PB04B_ADC_AIN12 << 16) | MUX_PB04B_ADC_AIN12)
  1061. #define PORT_PB04B_ADC_AIN12 (1ul << 4)
  1062. #define PIN_PB05B_ADC_AIN13 37L /**< \brief ADC signal: AIN13 on PB05 mux B */
  1063. #define MUX_PB05B_ADC_AIN13 1L
  1064. #define PINMUX_PB05B_ADC_AIN13 ((PIN_PB05B_ADC_AIN13 << 16) | MUX_PB05B_ADC_AIN13)
  1065. #define PORT_PB05B_ADC_AIN13 (1ul << 5)
  1066. #define PIN_PB06B_ADC_AIN14 38L /**< \brief ADC signal: AIN14 on PB06 mux B */
  1067. #define MUX_PB06B_ADC_AIN14 1L
  1068. #define PINMUX_PB06B_ADC_AIN14 ((PIN_PB06B_ADC_AIN14 << 16) | MUX_PB06B_ADC_AIN14)
  1069. #define PORT_PB06B_ADC_AIN14 (1ul << 6)
  1070. #define PIN_PB07B_ADC_AIN15 39L /**< \brief ADC signal: AIN15 on PB07 mux B */
  1071. #define MUX_PB07B_ADC_AIN15 1L
  1072. #define PINMUX_PB07B_ADC_AIN15 ((PIN_PB07B_ADC_AIN15 << 16) | MUX_PB07B_ADC_AIN15)
  1073. #define PORT_PB07B_ADC_AIN15 (1ul << 7)
  1074. #define PIN_PA08B_ADC_AIN16 8L /**< \brief ADC signal: AIN16 on PA08 mux B */
  1075. #define MUX_PA08B_ADC_AIN16 1L
  1076. #define PINMUX_PA08B_ADC_AIN16 ((PIN_PA08B_ADC_AIN16 << 16) | MUX_PA08B_ADC_AIN16)
  1077. #define PORT_PA08B_ADC_AIN16 (1ul << 8)
  1078. #define PIN_PA09B_ADC_AIN17 9L /**< \brief ADC signal: AIN17 on PA09 mux B */
  1079. #define MUX_PA09B_ADC_AIN17 1L
  1080. #define PINMUX_PA09B_ADC_AIN17 ((PIN_PA09B_ADC_AIN17 << 16) | MUX_PA09B_ADC_AIN17)
  1081. #define PORT_PA09B_ADC_AIN17 (1ul << 9)
  1082. #define PIN_PA10B_ADC_AIN18 10L /**< \brief ADC signal: AIN18 on PA10 mux B */
  1083. #define MUX_PA10B_ADC_AIN18 1L
  1084. #define PINMUX_PA10B_ADC_AIN18 ((PIN_PA10B_ADC_AIN18 << 16) | MUX_PA10B_ADC_AIN18)
  1085. #define PORT_PA10B_ADC_AIN18 (1ul << 10)
  1086. #define PIN_PA11B_ADC_AIN19 11L /**< \brief ADC signal: AIN19 on PA11 mux B */
  1087. #define MUX_PA11B_ADC_AIN19 1L
  1088. #define PINMUX_PA11B_ADC_AIN19 ((PIN_PA11B_ADC_AIN19 << 16) | MUX_PA11B_ADC_AIN19)
  1089. #define PORT_PA11B_ADC_AIN19 (1ul << 11)
  1090. #define PIN_PA04B_ADC_VREFP 4L /**< \brief ADC signal: VREFP on PA04 mux B */
  1091. #define MUX_PA04B_ADC_VREFP 1L
  1092. #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP)
  1093. #define PORT_PA04B_ADC_VREFP (1ul << 4)
  1094. /* ========== PORT definition for AC peripheral ========== */
  1095. #define PIN_PA04B_AC_AIN0 4L /**< \brief AC signal: AIN0 on PA04 mux B */
  1096. #define MUX_PA04B_AC_AIN0 1L
  1097. #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
  1098. #define PORT_PA04B_AC_AIN0 (1ul << 4)
  1099. #define PIN_PA05B_AC_AIN1 5L /**< \brief AC signal: AIN1 on PA05 mux B */
  1100. #define MUX_PA05B_AC_AIN1 1L
  1101. #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
  1102. #define PORT_PA05B_AC_AIN1 (1ul << 5)
  1103. #define PIN_PA06B_AC_AIN2 6L /**< \brief AC signal: AIN2 on PA06 mux B */
  1104. #define MUX_PA06B_AC_AIN2 1L
  1105. #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
  1106. #define PORT_PA06B_AC_AIN2 (1ul << 6)
  1107. #define PIN_PA07B_AC_AIN3 7L /**< \brief AC signal: AIN3 on PA07 mux B */
  1108. #define MUX_PA07B_AC_AIN3 1L
  1109. #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
  1110. #define PORT_PA07B_AC_AIN3 (1ul << 7)
  1111. #define PIN_PA12H_AC_CMP0 12L /**< \brief AC signal: CMP0 on PA12 mux H */
  1112. #define MUX_PA12H_AC_CMP0 7L
  1113. #define PINMUX_PA12H_AC_CMP0 ((PIN_PA12H_AC_CMP0 << 16) | MUX_PA12H_AC_CMP0)
  1114. #define PORT_PA12H_AC_CMP0 (1ul << 12)
  1115. #define PIN_PA18H_AC_CMP0 18L /**< \brief AC signal: CMP0 on PA18 mux H */
  1116. #define MUX_PA18H_AC_CMP0 7L
  1117. #define PINMUX_PA18H_AC_CMP0 ((PIN_PA18H_AC_CMP0 << 16) | MUX_PA18H_AC_CMP0)
  1118. #define PORT_PA18H_AC_CMP0 (1ul << 18)
  1119. #define PIN_PA13H_AC_CMP1 13L /**< \brief AC signal: CMP1 on PA13 mux H */
  1120. #define MUX_PA13H_AC_CMP1 7L
  1121. #define PINMUX_PA13H_AC_CMP1 ((PIN_PA13H_AC_CMP1 << 16) | MUX_PA13H_AC_CMP1)
  1122. #define PORT_PA13H_AC_CMP1 (1ul << 13)
  1123. #define PIN_PA19H_AC_CMP1 19L /**< \brief AC signal: CMP1 on PA19 mux H */
  1124. #define MUX_PA19H_AC_CMP1 7L
  1125. #define PINMUX_PA19H_AC_CMP1 ((PIN_PA19H_AC_CMP1 << 16) | MUX_PA19H_AC_CMP1)
  1126. #define PORT_PA19H_AC_CMP1 (1ul << 19)
  1127. /* ========== PORT definition for DAC peripheral ========== */
  1128. #define PIN_PA02B_DAC_VOUT 2L /**< \brief DAC signal: VOUT on PA02 mux B */
  1129. #define MUX_PA02B_DAC_VOUT 1L
  1130. #define PINMUX_PA02B_DAC_VOUT ((PIN_PA02B_DAC_VOUT << 16) | MUX_PA02B_DAC_VOUT)
  1131. #define PORT_PA02B_DAC_VOUT (1ul << 2)
  1132. #define PIN_PA03B_DAC_VREFP 3L /**< \brief DAC signal: VREFP on PA03 mux B */
  1133. #define MUX_PA03B_DAC_VREFP 1L
  1134. #define PINMUX_PA03B_DAC_VREFP ((PIN_PA03B_DAC_VREFP << 16) | MUX_PA03B_DAC_VREFP)
  1135. #define PORT_PA03B_DAC_VREFP (1ul << 3)
  1136. /* ========== PORT definition for I2S peripheral ========== */
  1137. #define PIN_PA11G_I2S_FS0 11L /**< \brief I2S signal: FS0 on PA11 mux G */
  1138. #define MUX_PA11G_I2S_FS0 6L
  1139. #define PINMUX_PA11G_I2S_FS0 ((PIN_PA11G_I2S_FS0 << 16) | MUX_PA11G_I2S_FS0)
  1140. #define PORT_PA11G_I2S_FS0 (1ul << 11)
  1141. #define PIN_PA21G_I2S_FS0 21L /**< \brief I2S signal: FS0 on PA21 mux G */
  1142. #define MUX_PA21G_I2S_FS0 6L
  1143. #define PINMUX_PA21G_I2S_FS0 ((PIN_PA21G_I2S_FS0 << 16) | MUX_PA21G_I2S_FS0)
  1144. #define PORT_PA21G_I2S_FS0 (1ul << 21)
  1145. #define PIN_PB12G_I2S_FS1 44L /**< \brief I2S signal: FS1 on PB12 mux G */
  1146. #define MUX_PB12G_I2S_FS1 6L
  1147. #define PINMUX_PB12G_I2S_FS1 ((PIN_PB12G_I2S_FS1 << 16) | MUX_PB12G_I2S_FS1)
  1148. #define PORT_PB12G_I2S_FS1 (1ul << 12)
  1149. #define PIN_PA09G_I2S_MCK0 9L /**< \brief I2S signal: MCK0 on PA09 mux G */
  1150. #define MUX_PA09G_I2S_MCK0 6L
  1151. #define PINMUX_PA09G_I2S_MCK0 ((PIN_PA09G_I2S_MCK0 << 16) | MUX_PA09G_I2S_MCK0)
  1152. #define PORT_PA09G_I2S_MCK0 (1ul << 9)
  1153. #define PIN_PB17G_I2S_MCK0 49L /**< \brief I2S signal: MCK0 on PB17 mux G */
  1154. #define MUX_PB17G_I2S_MCK0 6L
  1155. #define PINMUX_PB17G_I2S_MCK0 ((PIN_PB17G_I2S_MCK0 << 16) | MUX_PB17G_I2S_MCK0)
  1156. #define PORT_PB17G_I2S_MCK0 (1ul << 17)
  1157. #define PIN_PB10G_I2S_MCK1 42L /**< \brief I2S signal: MCK1 on PB10 mux G */
  1158. #define MUX_PB10G_I2S_MCK1 6L
  1159. #define PINMUX_PB10G_I2S_MCK1 ((PIN_PB10G_I2S_MCK1 << 16) | MUX_PB10G_I2S_MCK1)
  1160. #define PORT_PB10G_I2S_MCK1 (1ul << 10)
  1161. #define PIN_PA10G_I2S_SCK0 10L /**< \brief I2S signal: SCK0 on PA10 mux G */
  1162. #define MUX_PA10G_I2S_SCK0 6L
  1163. #define PINMUX_PA10G_I2S_SCK0 ((PIN_PA10G_I2S_SCK0 << 16) | MUX_PA10G_I2S_SCK0)
  1164. #define PORT_PA10G_I2S_SCK0 (1ul << 10)
  1165. #define PIN_PA20G_I2S_SCK0 20L /**< \brief I2S signal: SCK0 on PA20 mux G */
  1166. #define MUX_PA20G_I2S_SCK0 6L
  1167. #define PINMUX_PA20G_I2S_SCK0 ((PIN_PA20G_I2S_SCK0 << 16) | MUX_PA20G_I2S_SCK0)
  1168. #define PORT_PA20G_I2S_SCK0 (1ul << 20)
  1169. #define PIN_PB11G_I2S_SCK1 43L /**< \brief I2S signal: SCK1 on PB11 mux G */
  1170. #define MUX_PB11G_I2S_SCK1 6L
  1171. #define PINMUX_PB11G_I2S_SCK1 ((PIN_PB11G_I2S_SCK1 << 16) | MUX_PB11G_I2S_SCK1)
  1172. #define PORT_PB11G_I2S_SCK1 (1ul << 11)
  1173. #define PIN_PA07G_I2S_SD0 7L /**< \brief I2S signal: SD0 on PA07 mux G */
  1174. #define MUX_PA07G_I2S_SD0 6L
  1175. #define PINMUX_PA07G_I2S_SD0 ((PIN_PA07G_I2S_SD0 << 16) | MUX_PA07G_I2S_SD0)
  1176. #define PORT_PA07G_I2S_SD0 (1ul << 7)
  1177. #define PIN_PA19G_I2S_SD0 19L /**< \brief I2S signal: SD0 on PA19 mux G */
  1178. #define MUX_PA19G_I2S_SD0 6L
  1179. #define PINMUX_PA19G_I2S_SD0 ((PIN_PA19G_I2S_SD0 << 16) | MUX_PA19G_I2S_SD0)
  1180. #define PORT_PA19G_I2S_SD0 (1ul << 19)
  1181. #define PIN_PA08G_I2S_SD1 8L /**< \brief I2S signal: SD1 on PA08 mux G */
  1182. #define MUX_PA08G_I2S_SD1 6L
  1183. #define PINMUX_PA08G_I2S_SD1 ((PIN_PA08G_I2S_SD1 << 16) | MUX_PA08G_I2S_SD1)
  1184. #define PORT_PA08G_I2S_SD1 (1ul << 8)
  1185. #define PIN_PB16G_I2S_SD1 48L /**< \brief I2S signal: SD1 on PB16 mux G */
  1186. #define MUX_PB16G_I2S_SD1 6L
  1187. #define PINMUX_PB16G_I2S_SD1 ((PIN_PB16G_I2S_SD1 << 16) | MUX_PB16G_I2S_SD1)
  1188. #define PORT_PB16G_I2S_SD1 (1ul << 16)
  1189. #endif /* _SAMD21J17A_PIO_ */