samd11d14as.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /**
  2. * \file
  3. *
  4. * \brief Peripheral I/O description for SAMD11D14AS
  5. *
  6. * Copyright (c) 2018 Microchip Technology Inc.
  7. *
  8. * \asf_license_start
  9. *
  10. * \page License
  11. *
  12. * SPDX-License-Identifier: Apache-2.0
  13. *
  14. * Licensed under the Apache License, Version 2.0 (the "License"); you may
  15. * not use this file except in compliance with the License.
  16. * You may obtain a copy of the Licence at
  17. *
  18. * http://www.apache.org/licenses/LICENSE-2.0
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  22. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. * \asf_license_stop
  27. *
  28. */
  29. #ifndef _SAMD11D14AS_PIO_
  30. #define _SAMD11D14AS_PIO_
  31. #define PIN_PA02 2 /**< \brief Pin Number for PA02 */
  32. #define PORT_PA02 (_UL_(1) << 2) /**< \brief PORT Mask for PA02 */
  33. #define PIN_PA03 3 /**< \brief Pin Number for PA03 */
  34. #define PORT_PA03 (_UL_(1) << 3) /**< \brief PORT Mask for PA03 */
  35. #define PIN_PA04 4 /**< \brief Pin Number for PA04 */
  36. #define PORT_PA04 (_UL_(1) << 4) /**< \brief PORT Mask for PA04 */
  37. #define PIN_PA05 5 /**< \brief Pin Number for PA05 */
  38. #define PORT_PA05 (_UL_(1) << 5) /**< \brief PORT Mask for PA05 */
  39. #define PIN_PA06 6 /**< \brief Pin Number for PA06 */
  40. #define PORT_PA06 (_UL_(1) << 6) /**< \brief PORT Mask for PA06 */
  41. #define PIN_PA07 7 /**< \brief Pin Number for PA07 */
  42. #define PORT_PA07 (_UL_(1) << 7) /**< \brief PORT Mask for PA07 */
  43. #define PIN_PA08 8 /**< \brief Pin Number for PA08 */
  44. #define PORT_PA08 (_UL_(1) << 8) /**< \brief PORT Mask for PA08 */
  45. #define PIN_PA09 9 /**< \brief Pin Number for PA09 */
  46. #define PORT_PA09 (_UL_(1) << 9) /**< \brief PORT Mask for PA09 */
  47. #define PIN_PA14 14 /**< \brief Pin Number for PA14 */
  48. #define PORT_PA14 (_UL_(1) << 14) /**< \brief PORT Mask for PA14 */
  49. #define PIN_PA15 15 /**< \brief Pin Number for PA15 */
  50. #define PORT_PA15 (_UL_(1) << 15) /**< \brief PORT Mask for PA15 */
  51. #define PIN_PA16 16 /**< \brief Pin Number for PA16 */
  52. #define PORT_PA16 (_UL_(1) << 16) /**< \brief PORT Mask for PA16 */
  53. #define PIN_PA22 22 /**< \brief Pin Number for PA22 */
  54. #define PORT_PA22 (_UL_(1) << 22) /**< \brief PORT Mask for PA22 */
  55. #define PIN_PA23 23 /**< \brief Pin Number for PA23 */
  56. #define PORT_PA23 (_UL_(1) << 23) /**< \brief PORT Mask for PA23 */
  57. #define PIN_PA24 24 /**< \brief Pin Number for PA24 */
  58. #define PORT_PA24 (_UL_(1) << 24) /**< \brief PORT Mask for PA24 */
  59. #define PIN_PA25 25 /**< \brief Pin Number for PA25 */
  60. #define PORT_PA25 (_UL_(1) << 25) /**< \brief PORT Mask for PA25 */
  61. #define PIN_PA28 28 /**< \brief Pin Number for PA28 */
  62. #define PORT_PA28 (_UL_(1) << 28) /**< \brief PORT Mask for PA28 */
  63. #define PIN_PA30 30 /**< \brief Pin Number for PA30 */
  64. #define PORT_PA30 (_UL_(1) << 30) /**< \brief PORT Mask for PA30 */
  65. #define PIN_PA31 31 /**< \brief Pin Number for PA31 */
  66. #define PORT_PA31 (_UL_(1) << 31) /**< \brief PORT Mask for PA31 */
  67. /* ========== PORT definition for CORE peripheral ========== */
  68. #define PIN_PA30G_CORE_SWCLK _L_(30) /**< \brief CORE signal: SWCLK on PA30 mux G */
  69. #define MUX_PA30G_CORE_SWCLK _L_(6)
  70. #define PINMUX_PA30G_CORE_SWCLK ((PIN_PA30G_CORE_SWCLK << 16) | MUX_PA30G_CORE_SWCLK)
  71. #define PORT_PA30G_CORE_SWCLK (_UL_(1) << 30)
  72. /* ========== PORT definition for GCLK peripheral ========== */
  73. #define PIN_PA08H_GCLK_IO0 _L_(8) /**< \brief GCLK signal: IO0 on PA08 mux H */
  74. #define MUX_PA08H_GCLK_IO0 _L_(7)
  75. #define PINMUX_PA08H_GCLK_IO0 ((PIN_PA08H_GCLK_IO0 << 16) | MUX_PA08H_GCLK_IO0)
  76. #define PORT_PA08H_GCLK_IO0 (_UL_(1) << 8)
  77. #define PIN_PA24H_GCLK_IO0 _L_(24) /**< \brief GCLK signal: IO0 on PA24 mux H */
  78. #define MUX_PA24H_GCLK_IO0 _L_(7)
  79. #define PINMUX_PA24H_GCLK_IO0 ((PIN_PA24H_GCLK_IO0 << 16) | MUX_PA24H_GCLK_IO0)
  80. #define PORT_PA24H_GCLK_IO0 (_UL_(1) << 24)
  81. #define PIN_PA25H_GCLK_IO0 _L_(25) /**< \brief GCLK signal: IO0 on PA25 mux H */
  82. #define MUX_PA25H_GCLK_IO0 _L_(7)
  83. #define PINMUX_PA25H_GCLK_IO0 ((PIN_PA25H_GCLK_IO0 << 16) | MUX_PA25H_GCLK_IO0)
  84. #define PORT_PA25H_GCLK_IO0 (_UL_(1) << 25)
  85. #define PIN_PA30H_GCLK_IO0 _L_(30) /**< \brief GCLK signal: IO0 on PA30 mux H */
  86. #define MUX_PA30H_GCLK_IO0 _L_(7)
  87. #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
  88. #define PORT_PA30H_GCLK_IO0 (_UL_(1) << 30)
  89. #define PIN_PA31H_GCLK_IO0 _L_(31) /**< \brief GCLK signal: IO0 on PA31 mux H */
  90. #define MUX_PA31H_GCLK_IO0 _L_(7)
  91. #define PINMUX_PA31H_GCLK_IO0 ((PIN_PA31H_GCLK_IO0 << 16) | MUX_PA31H_GCLK_IO0)
  92. #define PORT_PA31H_GCLK_IO0 (_UL_(1) << 31)
  93. #define PIN_PA09H_GCLK_IO1 _L_(9) /**< \brief GCLK signal: IO1 on PA09 mux H */
  94. #define MUX_PA09H_GCLK_IO1 _L_(7)
  95. #define PINMUX_PA09H_GCLK_IO1 ((PIN_PA09H_GCLK_IO1 << 16) | MUX_PA09H_GCLK_IO1)
  96. #define PORT_PA09H_GCLK_IO1 (_UL_(1) << 9)
  97. #define PIN_PA22H_GCLK_IO1 _L_(22) /**< \brief GCLK signal: IO1 on PA22 mux H */
  98. #define MUX_PA22H_GCLK_IO1 _L_(7)
  99. #define PINMUX_PA22H_GCLK_IO1 ((PIN_PA22H_GCLK_IO1 << 16) | MUX_PA22H_GCLK_IO1)
  100. #define PORT_PA22H_GCLK_IO1 (_UL_(1) << 22)
  101. #define PIN_PA16H_GCLK_IO2 _L_(16) /**< \brief GCLK signal: IO2 on PA16 mux H */
  102. #define MUX_PA16H_GCLK_IO2 _L_(7)
  103. #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2)
  104. #define PORT_PA16H_GCLK_IO2 (_UL_(1) << 16)
  105. #define PIN_PA23H_GCLK_IO2 _L_(23) /**< \brief GCLK signal: IO2 on PA23 mux H */
  106. #define MUX_PA23H_GCLK_IO2 _L_(7)
  107. #define PINMUX_PA23H_GCLK_IO2 ((PIN_PA23H_GCLK_IO2 << 16) | MUX_PA23H_GCLK_IO2)
  108. #define PORT_PA23H_GCLK_IO2 (_UL_(1) << 23)
  109. #define PIN_PA14H_GCLK_IO4 _L_(14) /**< \brief GCLK signal: IO4 on PA14 mux H */
  110. #define MUX_PA14H_GCLK_IO4 _L_(7)
  111. #define PINMUX_PA14H_GCLK_IO4 ((PIN_PA14H_GCLK_IO4 << 16) | MUX_PA14H_GCLK_IO4)
  112. #define PORT_PA14H_GCLK_IO4 (_UL_(1) << 14)
  113. #define PIN_PA15H_GCLK_IO5 _L_(15) /**< \brief GCLK signal: IO5 on PA15 mux H */
  114. #define MUX_PA15H_GCLK_IO5 _L_(7)
  115. #define PINMUX_PA15H_GCLK_IO5 ((PIN_PA15H_GCLK_IO5 << 16) | MUX_PA15H_GCLK_IO5)
  116. #define PORT_PA15H_GCLK_IO5 (_UL_(1) << 15)
  117. /* ========== PORT definition for EIC peripheral ========== */
  118. #define PIN_PA16A_EIC_EXTINT0 _L_(16) /**< \brief EIC signal: EXTINT0 on PA16 mux A */
  119. #define MUX_PA16A_EIC_EXTINT0 _L_(0)
  120. #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
  121. #define PORT_PA16A_EIC_EXTINT0 (_UL_(1) << 16)
  122. #define PIN_PA16A_EIC_EXTINT_NUM _L_(0) /**< \brief EIC signal: PIN_PA16 External Interrupt Line */
  123. #define PIN_PA15A_EIC_EXTINT1 _L_(15) /**< \brief EIC signal: EXTINT1 on PA15 mux A */
  124. #define MUX_PA15A_EIC_EXTINT1 _L_(0)
  125. #define PINMUX_PA15A_EIC_EXTINT1 ((PIN_PA15A_EIC_EXTINT1 << 16) | MUX_PA15A_EIC_EXTINT1)
  126. #define PORT_PA15A_EIC_EXTINT1 (_UL_(1) << 15)
  127. #define PIN_PA15A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA15 External Interrupt Line */
  128. #define PIN_PA02A_EIC_EXTINT2 _L_(2) /**< \brief EIC signal: EXTINT2 on PA02 mux A */
  129. #define MUX_PA02A_EIC_EXTINT2 _L_(0)
  130. #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
  131. #define PORT_PA02A_EIC_EXTINT2 (_UL_(1) << 2)
  132. #define PIN_PA02A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA02 External Interrupt Line */
  133. #define PIN_PA30A_EIC_EXTINT2 _L_(30) /**< \brief EIC signal: EXTINT2 on PA30 mux A */
  134. #define MUX_PA30A_EIC_EXTINT2 _L_(0)
  135. #define PINMUX_PA30A_EIC_EXTINT2 ((PIN_PA30A_EIC_EXTINT2 << 16) | MUX_PA30A_EIC_EXTINT2)
  136. #define PORT_PA30A_EIC_EXTINT2 (_UL_(1) << 30)
  137. #define PIN_PA30A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA30 External Interrupt Line */
  138. #define PIN_PA03A_EIC_EXTINT3 _L_(3) /**< \brief EIC signal: EXTINT3 on PA03 mux A */
  139. #define MUX_PA03A_EIC_EXTINT3 _L_(0)
  140. #define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3)
  141. #define PORT_PA03A_EIC_EXTINT3 (_UL_(1) << 3)
  142. #define PIN_PA03A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA03 External Interrupt Line */
  143. #define PIN_PA31A_EIC_EXTINT3 _L_(31) /**< \brief EIC signal: EXTINT3 on PA31 mux A */
  144. #define MUX_PA31A_EIC_EXTINT3 _L_(0)
  145. #define PINMUX_PA31A_EIC_EXTINT3 ((PIN_PA31A_EIC_EXTINT3 << 16) | MUX_PA31A_EIC_EXTINT3)
  146. #define PORT_PA31A_EIC_EXTINT3 (_UL_(1) << 31)
  147. #define PIN_PA31A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA31 External Interrupt Line */
  148. #define PIN_PA04A_EIC_EXTINT4 _L_(4) /**< \brief EIC signal: EXTINT4 on PA04 mux A */
  149. #define MUX_PA04A_EIC_EXTINT4 _L_(0)
  150. #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
  151. #define PORT_PA04A_EIC_EXTINT4 (_UL_(1) << 4)
  152. #define PIN_PA04A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA04 External Interrupt Line */
  153. #define PIN_PA24A_EIC_EXTINT4 _L_(24) /**< \brief EIC signal: EXTINT4 on PA24 mux A */
  154. #define MUX_PA24A_EIC_EXTINT4 _L_(0)
  155. #define PINMUX_PA24A_EIC_EXTINT4 ((PIN_PA24A_EIC_EXTINT4 << 16) | MUX_PA24A_EIC_EXTINT4)
  156. #define PORT_PA24A_EIC_EXTINT4 (_UL_(1) << 24)
  157. #define PIN_PA24A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA24 External Interrupt Line */
  158. #define PIN_PA05A_EIC_EXTINT5 _L_(5) /**< \brief EIC signal: EXTINT5 on PA05 mux A */
  159. #define MUX_PA05A_EIC_EXTINT5 _L_(0)
  160. #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
  161. #define PORT_PA05A_EIC_EXTINT5 (_UL_(1) << 5)
  162. #define PIN_PA05A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA05 External Interrupt Line */
  163. #define PIN_PA25A_EIC_EXTINT5 _L_(25) /**< \brief EIC signal: EXTINT5 on PA25 mux A */
  164. #define MUX_PA25A_EIC_EXTINT5 _L_(0)
  165. #define PINMUX_PA25A_EIC_EXTINT5 ((PIN_PA25A_EIC_EXTINT5 << 16) | MUX_PA25A_EIC_EXTINT5)
  166. #define PORT_PA25A_EIC_EXTINT5 (_UL_(1) << 25)
  167. #define PIN_PA25A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA25 External Interrupt Line */
  168. #define PIN_PA06A_EIC_EXTINT6 _L_(6) /**< \brief EIC signal: EXTINT6 on PA06 mux A */
  169. #define MUX_PA06A_EIC_EXTINT6 _L_(0)
  170. #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
  171. #define PORT_PA06A_EIC_EXTINT6 (_UL_(1) << 6)
  172. #define PIN_PA06A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA06 External Interrupt Line */
  173. #define PIN_PA08A_EIC_EXTINT6 _L_(8) /**< \brief EIC signal: EXTINT6 on PA08 mux A */
  174. #define MUX_PA08A_EIC_EXTINT6 _L_(0)
  175. #define PINMUX_PA08A_EIC_EXTINT6 ((PIN_PA08A_EIC_EXTINT6 << 16) | MUX_PA08A_EIC_EXTINT6)
  176. #define PORT_PA08A_EIC_EXTINT6 (_UL_(1) << 8)
  177. #define PIN_PA08A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA08 External Interrupt Line */
  178. #define PIN_PA22A_EIC_EXTINT6 _L_(22) /**< \brief EIC signal: EXTINT6 on PA22 mux A */
  179. #define MUX_PA22A_EIC_EXTINT6 _L_(0)
  180. #define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
  181. #define PORT_PA22A_EIC_EXTINT6 (_UL_(1) << 22)
  182. #define PIN_PA22A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA22 External Interrupt Line */
  183. #define PIN_PA07A_EIC_EXTINT7 _L_(7) /**< \brief EIC signal: EXTINT7 on PA07 mux A */
  184. #define MUX_PA07A_EIC_EXTINT7 _L_(0)
  185. #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
  186. #define PORT_PA07A_EIC_EXTINT7 (_UL_(1) << 7)
  187. #define PIN_PA07A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA07 External Interrupt Line */
  188. #define PIN_PA09A_EIC_EXTINT7 _L_(9) /**< \brief EIC signal: EXTINT7 on PA09 mux A */
  189. #define MUX_PA09A_EIC_EXTINT7 _L_(0)
  190. #define PINMUX_PA09A_EIC_EXTINT7 ((PIN_PA09A_EIC_EXTINT7 << 16) | MUX_PA09A_EIC_EXTINT7)
  191. #define PORT_PA09A_EIC_EXTINT7 (_UL_(1) << 9)
  192. #define PIN_PA09A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA09 External Interrupt Line */
  193. #define PIN_PA23A_EIC_EXTINT7 _L_(23) /**< \brief EIC signal: EXTINT7 on PA23 mux A */
  194. #define MUX_PA23A_EIC_EXTINT7 _L_(0)
  195. #define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
  196. #define PORT_PA23A_EIC_EXTINT7 (_UL_(1) << 23)
  197. #define PIN_PA23A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA23 External Interrupt Line */
  198. #define PIN_PA14A_EIC_NMI _L_(14) /**< \brief EIC signal: NMI on PA14 mux A */
  199. #define MUX_PA14A_EIC_NMI _L_(0)
  200. #define PINMUX_PA14A_EIC_NMI ((PIN_PA14A_EIC_NMI << 16) | MUX_PA14A_EIC_NMI)
  201. #define PORT_PA14A_EIC_NMI (_UL_(1) << 14)
  202. /* ========== PORT definition for USB peripheral ========== */
  203. #define PIN_PA24G_USB_DM _L_(24) /**< \brief USB signal: DM on PA24 mux G */
  204. #define MUX_PA24G_USB_DM _L_(6)
  205. #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
  206. #define PORT_PA24G_USB_DM (_UL_(1) << 24)
  207. #define PIN_PA25G_USB_DP _L_(25) /**< \brief USB signal: DP on PA25 mux G */
  208. #define MUX_PA25G_USB_DP _L_(6)
  209. #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
  210. #define PORT_PA25G_USB_DP (_UL_(1) << 25)
  211. #define PIN_PA23G_USB_SOF_1KHZ _L_(23) /**< \brief USB signal: SOF_1KHZ on PA23 mux G */
  212. #define MUX_PA23G_USB_SOF_1KHZ _L_(6)
  213. #define PINMUX_PA23G_USB_SOF_1KHZ ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ)
  214. #define PORT_PA23G_USB_SOF_1KHZ (_UL_(1) << 23)
  215. /* ========== PORT definition for SERCOM0 peripheral ========== */
  216. #define PIN_PA04D_SERCOM0_PAD0 _L_(4) /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */
  217. #define MUX_PA04D_SERCOM0_PAD0 _L_(3)
  218. #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
  219. #define PORT_PA04D_SERCOM0_PAD0 (_UL_(1) << 4)
  220. #define PIN_PA14C_SERCOM0_PAD0 _L_(14) /**< \brief SERCOM0 signal: PAD0 on PA14 mux C */
  221. #define MUX_PA14C_SERCOM0_PAD0 _L_(2)
  222. #define PINMUX_PA14C_SERCOM0_PAD0 ((PIN_PA14C_SERCOM0_PAD0 << 16) | MUX_PA14C_SERCOM0_PAD0)
  223. #define PORT_PA14C_SERCOM0_PAD0 (_UL_(1) << 14)
  224. #define PIN_PA06C_SERCOM0_PAD0 _L_(6) /**< \brief SERCOM0 signal: PAD0 on PA06 mux C */
  225. #define MUX_PA06C_SERCOM0_PAD0 _L_(2)
  226. #define PINMUX_PA06C_SERCOM0_PAD0 ((PIN_PA06C_SERCOM0_PAD0 << 16) | MUX_PA06C_SERCOM0_PAD0)
  227. #define PORT_PA06C_SERCOM0_PAD0 (_UL_(1) << 6)
  228. #define PIN_PA05D_SERCOM0_PAD1 _L_(5) /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */
  229. #define MUX_PA05D_SERCOM0_PAD1 _L_(3)
  230. #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
  231. #define PORT_PA05D_SERCOM0_PAD1 (_UL_(1) << 5)
  232. #define PIN_PA15C_SERCOM0_PAD1 _L_(15) /**< \brief SERCOM0 signal: PAD1 on PA15 mux C */
  233. #define MUX_PA15C_SERCOM0_PAD1 _L_(2)
  234. #define PINMUX_PA15C_SERCOM0_PAD1 ((PIN_PA15C_SERCOM0_PAD1 << 16) | MUX_PA15C_SERCOM0_PAD1)
  235. #define PORT_PA15C_SERCOM0_PAD1 (_UL_(1) << 15)
  236. #define PIN_PA07C_SERCOM0_PAD1 _L_(7) /**< \brief SERCOM0 signal: PAD1 on PA07 mux C */
  237. #define MUX_PA07C_SERCOM0_PAD1 _L_(2)
  238. #define PINMUX_PA07C_SERCOM0_PAD1 ((PIN_PA07C_SERCOM0_PAD1 << 16) | MUX_PA07C_SERCOM0_PAD1)
  239. #define PORT_PA07C_SERCOM0_PAD1 (_UL_(1) << 7)
  240. #define PIN_PA06D_SERCOM0_PAD2 _L_(6) /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */
  241. #define MUX_PA06D_SERCOM0_PAD2 _L_(3)
  242. #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
  243. #define PORT_PA06D_SERCOM0_PAD2 (_UL_(1) << 6)
  244. #define PIN_PA08D_SERCOM0_PAD2 _L_(8) /**< \brief SERCOM0 signal: PAD2 on PA08 mux D */
  245. #define MUX_PA08D_SERCOM0_PAD2 _L_(3)
  246. #define PINMUX_PA08D_SERCOM0_PAD2 ((PIN_PA08D_SERCOM0_PAD2 << 16) | MUX_PA08D_SERCOM0_PAD2)
  247. #define PORT_PA08D_SERCOM0_PAD2 (_UL_(1) << 8)
  248. #define PIN_PA04C_SERCOM0_PAD2 _L_(4) /**< \brief SERCOM0 signal: PAD2 on PA04 mux C */
  249. #define MUX_PA04C_SERCOM0_PAD2 _L_(2)
  250. #define PINMUX_PA04C_SERCOM0_PAD2 ((PIN_PA04C_SERCOM0_PAD2 << 16) | MUX_PA04C_SERCOM0_PAD2)
  251. #define PORT_PA04C_SERCOM0_PAD2 (_UL_(1) << 4)
  252. #define PIN_PA07D_SERCOM0_PAD3 _L_(7) /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */
  253. #define MUX_PA07D_SERCOM0_PAD3 _L_(3)
  254. #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
  255. #define PORT_PA07D_SERCOM0_PAD3 (_UL_(1) << 7)
  256. #define PIN_PA09D_SERCOM0_PAD3 _L_(9) /**< \brief SERCOM0 signal: PAD3 on PA09 mux D */
  257. #define MUX_PA09D_SERCOM0_PAD3 _L_(3)
  258. #define PINMUX_PA09D_SERCOM0_PAD3 ((PIN_PA09D_SERCOM0_PAD3 << 16) | MUX_PA09D_SERCOM0_PAD3)
  259. #define PORT_PA09D_SERCOM0_PAD3 (_UL_(1) << 9)
  260. #define PIN_PA05C_SERCOM0_PAD3 _L_(5) /**< \brief SERCOM0 signal: PAD3 on PA05 mux C */
  261. #define MUX_PA05C_SERCOM0_PAD3 _L_(2)
  262. #define PINMUX_PA05C_SERCOM0_PAD3 ((PIN_PA05C_SERCOM0_PAD3 << 16) | MUX_PA05C_SERCOM0_PAD3)
  263. #define PORT_PA05C_SERCOM0_PAD3 (_UL_(1) << 5)
  264. /* ========== PORT definition for SERCOM1 peripheral ========== */
  265. #define PIN_PA22C_SERCOM1_PAD0 _L_(22) /**< \brief SERCOM1 signal: PAD0 on PA22 mux C */
  266. #define MUX_PA22C_SERCOM1_PAD0 _L_(2)
  267. #define PINMUX_PA22C_SERCOM1_PAD0 ((PIN_PA22C_SERCOM1_PAD0 << 16) | MUX_PA22C_SERCOM1_PAD0)
  268. #define PORT_PA22C_SERCOM1_PAD0 (_UL_(1) << 22)
  269. #define PIN_PA30C_SERCOM1_PAD0 _L_(30) /**< \brief SERCOM1 signal: PAD0 on PA30 mux C */
  270. #define MUX_PA30C_SERCOM1_PAD0 _L_(2)
  271. #define PINMUX_PA30C_SERCOM1_PAD0 ((PIN_PA30C_SERCOM1_PAD0 << 16) | MUX_PA30C_SERCOM1_PAD0)
  272. #define PORT_PA30C_SERCOM1_PAD0 (_UL_(1) << 30)
  273. #define PIN_PA23C_SERCOM1_PAD1 _L_(23) /**< \brief SERCOM1 signal: PAD1 on PA23 mux C */
  274. #define MUX_PA23C_SERCOM1_PAD1 _L_(2)
  275. #define PINMUX_PA23C_SERCOM1_PAD1 ((PIN_PA23C_SERCOM1_PAD1 << 16) | MUX_PA23C_SERCOM1_PAD1)
  276. #define PORT_PA23C_SERCOM1_PAD1 (_UL_(1) << 23)
  277. #define PIN_PA31C_SERCOM1_PAD1 _L_(31) /**< \brief SERCOM1 signal: PAD1 on PA31 mux C */
  278. #define MUX_PA31C_SERCOM1_PAD1 _L_(2)
  279. #define PINMUX_PA31C_SERCOM1_PAD1 ((PIN_PA31C_SERCOM1_PAD1 << 16) | MUX_PA31C_SERCOM1_PAD1)
  280. #define PORT_PA31C_SERCOM1_PAD1 (_UL_(1) << 31)
  281. #define PIN_PA30D_SERCOM1_PAD2 _L_(30) /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
  282. #define MUX_PA30D_SERCOM1_PAD2 _L_(3)
  283. #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
  284. #define PORT_PA30D_SERCOM1_PAD2 (_UL_(1) << 30)
  285. #define PIN_PA16C_SERCOM1_PAD2 _L_(16) /**< \brief SERCOM1 signal: PAD2 on PA16 mux C */
  286. #define MUX_PA16C_SERCOM1_PAD2 _L_(2)
  287. #define PINMUX_PA16C_SERCOM1_PAD2 ((PIN_PA16C_SERCOM1_PAD2 << 16) | MUX_PA16C_SERCOM1_PAD2)
  288. #define PORT_PA16C_SERCOM1_PAD2 (_UL_(1) << 16)
  289. #define PIN_PA24C_SERCOM1_PAD2 _L_(24) /**< \brief SERCOM1 signal: PAD2 on PA24 mux C */
  290. #define MUX_PA24C_SERCOM1_PAD2 _L_(2)
  291. #define PINMUX_PA24C_SERCOM1_PAD2 ((PIN_PA24C_SERCOM1_PAD2 << 16) | MUX_PA24C_SERCOM1_PAD2)
  292. #define PORT_PA24C_SERCOM1_PAD2 (_UL_(1) << 24)
  293. #define PIN_PA08C_SERCOM1_PAD2 _L_(8) /**< \brief SERCOM1 signal: PAD2 on PA08 mux C */
  294. #define MUX_PA08C_SERCOM1_PAD2 _L_(2)
  295. #define PINMUX_PA08C_SERCOM1_PAD2 ((PIN_PA08C_SERCOM1_PAD2 << 16) | MUX_PA08C_SERCOM1_PAD2)
  296. #define PORT_PA08C_SERCOM1_PAD2 (_UL_(1) << 8)
  297. #define PIN_PA31D_SERCOM1_PAD3 _L_(31) /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
  298. #define MUX_PA31D_SERCOM1_PAD3 _L_(3)
  299. #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
  300. #define PORT_PA31D_SERCOM1_PAD3 (_UL_(1) << 31)
  301. #define PIN_PA25C_SERCOM1_PAD3 _L_(25) /**< \brief SERCOM1 signal: PAD3 on PA25 mux C */
  302. #define MUX_PA25C_SERCOM1_PAD3 _L_(2)
  303. #define PINMUX_PA25C_SERCOM1_PAD3 ((PIN_PA25C_SERCOM1_PAD3 << 16) | MUX_PA25C_SERCOM1_PAD3)
  304. #define PORT_PA25C_SERCOM1_PAD3 (_UL_(1) << 25)
  305. #define PIN_PA09C_SERCOM1_PAD3 _L_(9) /**< \brief SERCOM1 signal: PAD3 on PA09 mux C */
  306. #define MUX_PA09C_SERCOM1_PAD3 _L_(2)
  307. #define PINMUX_PA09C_SERCOM1_PAD3 ((PIN_PA09C_SERCOM1_PAD3 << 16) | MUX_PA09C_SERCOM1_PAD3)
  308. #define PORT_PA09C_SERCOM1_PAD3 (_UL_(1) << 9)
  309. /* ========== PORT definition for SERCOM2 peripheral ========== */
  310. #define PIN_PA14D_SERCOM2_PAD0 _L_(14) /**< \brief SERCOM2 signal: PAD0 on PA14 mux D */
  311. #define MUX_PA14D_SERCOM2_PAD0 _L_(3)
  312. #define PINMUX_PA14D_SERCOM2_PAD0 ((PIN_PA14D_SERCOM2_PAD0 << 16) | MUX_PA14D_SERCOM2_PAD0)
  313. #define PORT_PA14D_SERCOM2_PAD0 (_UL_(1) << 14)
  314. #define PIN_PA22D_SERCOM2_PAD0 _L_(22) /**< \brief SERCOM2 signal: PAD0 on PA22 mux D */
  315. #define MUX_PA22D_SERCOM2_PAD0 _L_(3)
  316. #define PINMUX_PA22D_SERCOM2_PAD0 ((PIN_PA22D_SERCOM2_PAD0 << 16) | MUX_PA22D_SERCOM2_PAD0)
  317. #define PORT_PA22D_SERCOM2_PAD0 (_UL_(1) << 22)
  318. #define PIN_PA15D_SERCOM2_PAD1 _L_(15) /**< \brief SERCOM2 signal: PAD1 on PA15 mux D */
  319. #define MUX_PA15D_SERCOM2_PAD1 _L_(3)
  320. #define PINMUX_PA15D_SERCOM2_PAD1 ((PIN_PA15D_SERCOM2_PAD1 << 16) | MUX_PA15D_SERCOM2_PAD1)
  321. #define PORT_PA15D_SERCOM2_PAD1 (_UL_(1) << 15)
  322. #define PIN_PA23D_SERCOM2_PAD1 _L_(23) /**< \brief SERCOM2 signal: PAD1 on PA23 mux D */
  323. #define MUX_PA23D_SERCOM2_PAD1 _L_(3)
  324. #define PINMUX_PA23D_SERCOM2_PAD1 ((PIN_PA23D_SERCOM2_PAD1 << 16) | MUX_PA23D_SERCOM2_PAD1)
  325. #define PORT_PA23D_SERCOM2_PAD1 (_UL_(1) << 23)
  326. #define PIN_PA16D_SERCOM2_PAD2 _L_(16) /**< \brief SERCOM2 signal: PAD2 on PA16 mux D */
  327. #define MUX_PA16D_SERCOM2_PAD2 _L_(3)
  328. #define PINMUX_PA16D_SERCOM2_PAD2 ((PIN_PA16D_SERCOM2_PAD2 << 16) | MUX_PA16D_SERCOM2_PAD2)
  329. #define PORT_PA16D_SERCOM2_PAD2 (_UL_(1) << 16)
  330. #define PIN_PA24D_SERCOM2_PAD2 _L_(24) /**< \brief SERCOM2 signal: PAD2 on PA24 mux D */
  331. #define MUX_PA24D_SERCOM2_PAD2 _L_(3)
  332. #define PINMUX_PA24D_SERCOM2_PAD2 ((PIN_PA24D_SERCOM2_PAD2 << 16) | MUX_PA24D_SERCOM2_PAD2)
  333. #define PORT_PA24D_SERCOM2_PAD2 (_UL_(1) << 24)
  334. #define PIN_PA25D_SERCOM2_PAD3 _L_(25) /**< \brief SERCOM2 signal: PAD3 on PA25 mux D */
  335. #define MUX_PA25D_SERCOM2_PAD3 _L_(3)
  336. #define PINMUX_PA25D_SERCOM2_PAD3 ((PIN_PA25D_SERCOM2_PAD3 << 16) | MUX_PA25D_SERCOM2_PAD3)
  337. #define PORT_PA25D_SERCOM2_PAD3 (_UL_(1) << 25)
  338. /* ========== PORT definition for TCC0 peripheral ========== */
  339. #define PIN_PA04F_TCC0_WO0 _L_(4) /**< \brief TCC0 signal: WO0 on PA04 mux F */
  340. #define MUX_PA04F_TCC0_WO0 _L_(5)
  341. #define PINMUX_PA04F_TCC0_WO0 ((PIN_PA04F_TCC0_WO0 << 16) | MUX_PA04F_TCC0_WO0)
  342. #define PORT_PA04F_TCC0_WO0 (_UL_(1) << 4)
  343. #define PIN_PA14F_TCC0_WO0 _L_(14) /**< \brief TCC0 signal: WO0 on PA14 mux F */
  344. #define MUX_PA14F_TCC0_WO0 _L_(5)
  345. #define PINMUX_PA14F_TCC0_WO0 ((PIN_PA14F_TCC0_WO0 << 16) | MUX_PA14F_TCC0_WO0)
  346. #define PORT_PA14F_TCC0_WO0 (_UL_(1) << 14)
  347. #define PIN_PA05F_TCC0_WO1 _L_(5) /**< \brief TCC0 signal: WO1 on PA05 mux F */
  348. #define MUX_PA05F_TCC0_WO1 _L_(5)
  349. #define PINMUX_PA05F_TCC0_WO1 ((PIN_PA05F_TCC0_WO1 << 16) | MUX_PA05F_TCC0_WO1)
  350. #define PORT_PA05F_TCC0_WO1 (_UL_(1) << 5)
  351. #define PIN_PA15F_TCC0_WO1 _L_(15) /**< \brief TCC0 signal: WO1 on PA15 mux F */
  352. #define MUX_PA15F_TCC0_WO1 _L_(5)
  353. #define PINMUX_PA15F_TCC0_WO1 ((PIN_PA15F_TCC0_WO1 << 16) | MUX_PA15F_TCC0_WO1)
  354. #define PORT_PA15F_TCC0_WO1 (_UL_(1) << 15)
  355. #define PIN_PA06F_TCC0_WO2 _L_(6) /**< \brief TCC0 signal: WO2 on PA06 mux F */
  356. #define MUX_PA06F_TCC0_WO2 _L_(5)
  357. #define PINMUX_PA06F_TCC0_WO2 ((PIN_PA06F_TCC0_WO2 << 16) | MUX_PA06F_TCC0_WO2)
  358. #define PORT_PA06F_TCC0_WO2 (_UL_(1) << 6)
  359. #define PIN_PA30F_TCC0_WO2 _L_(30) /**< \brief TCC0 signal: WO2 on PA30 mux F */
  360. #define MUX_PA30F_TCC0_WO2 _L_(5)
  361. #define PINMUX_PA30F_TCC0_WO2 ((PIN_PA30F_TCC0_WO2 << 16) | MUX_PA30F_TCC0_WO2)
  362. #define PORT_PA30F_TCC0_WO2 (_UL_(1) << 30)
  363. #define PIN_PA08E_TCC0_WO2 _L_(8) /**< \brief TCC0 signal: WO2 on PA08 mux E */
  364. #define MUX_PA08E_TCC0_WO2 _L_(4)
  365. #define PINMUX_PA08E_TCC0_WO2 ((PIN_PA08E_TCC0_WO2 << 16) | MUX_PA08E_TCC0_WO2)
  366. #define PORT_PA08E_TCC0_WO2 (_UL_(1) << 8)
  367. #define PIN_PA24E_TCC0_WO2 _L_(24) /**< \brief TCC0 signal: WO2 on PA24 mux E */
  368. #define MUX_PA24E_TCC0_WO2 _L_(4)
  369. #define PINMUX_PA24E_TCC0_WO2 ((PIN_PA24E_TCC0_WO2 << 16) | MUX_PA24E_TCC0_WO2)
  370. #define PORT_PA24E_TCC0_WO2 (_UL_(1) << 24)
  371. #define PIN_PA07F_TCC0_WO3 _L_(7) /**< \brief TCC0 signal: WO3 on PA07 mux F */
  372. #define MUX_PA07F_TCC0_WO3 _L_(5)
  373. #define PINMUX_PA07F_TCC0_WO3 ((PIN_PA07F_TCC0_WO3 << 16) | MUX_PA07F_TCC0_WO3)
  374. #define PORT_PA07F_TCC0_WO3 (_UL_(1) << 7)
  375. #define PIN_PA31F_TCC0_WO3 _L_(31) /**< \brief TCC0 signal: WO3 on PA31 mux F */
  376. #define MUX_PA31F_TCC0_WO3 _L_(5)
  377. #define PINMUX_PA31F_TCC0_WO3 ((PIN_PA31F_TCC0_WO3 << 16) | MUX_PA31F_TCC0_WO3)
  378. #define PORT_PA31F_TCC0_WO3 (_UL_(1) << 31)
  379. #define PIN_PA09E_TCC0_WO3 _L_(9) /**< \brief TCC0 signal: WO3 on PA09 mux E */
  380. #define MUX_PA09E_TCC0_WO3 _L_(4)
  381. #define PINMUX_PA09E_TCC0_WO3 ((PIN_PA09E_TCC0_WO3 << 16) | MUX_PA09E_TCC0_WO3)
  382. #define PORT_PA09E_TCC0_WO3 (_UL_(1) << 9)
  383. #define PIN_PA25E_TCC0_WO3 _L_(25) /**< \brief TCC0 signal: WO3 on PA25 mux E */
  384. #define MUX_PA25E_TCC0_WO3 _L_(4)
  385. #define PINMUX_PA25E_TCC0_WO3 ((PIN_PA25E_TCC0_WO3 << 16) | MUX_PA25E_TCC0_WO3)
  386. #define PORT_PA25E_TCC0_WO3 (_UL_(1) << 25)
  387. #define PIN_PA22F_TCC0_WO4 _L_(22) /**< \brief TCC0 signal: WO4 on PA22 mux F */
  388. #define MUX_PA22F_TCC0_WO4 _L_(5)
  389. #define PINMUX_PA22F_TCC0_WO4 ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4)
  390. #define PORT_PA22F_TCC0_WO4 (_UL_(1) << 22)
  391. #define PIN_PA24F_TCC0_WO4 _L_(24) /**< \brief TCC0 signal: WO4 on PA24 mux F */
  392. #define MUX_PA24F_TCC0_WO4 _L_(5)
  393. #define PINMUX_PA24F_TCC0_WO4 ((PIN_PA24F_TCC0_WO4 << 16) | MUX_PA24F_TCC0_WO4)
  394. #define PORT_PA24F_TCC0_WO4 (_UL_(1) << 24)
  395. #define PIN_PA08F_TCC0_WO4 _L_(8) /**< \brief TCC0 signal: WO4 on PA08 mux F */
  396. #define MUX_PA08F_TCC0_WO4 _L_(5)
  397. #define PINMUX_PA08F_TCC0_WO4 ((PIN_PA08F_TCC0_WO4 << 16) | MUX_PA08F_TCC0_WO4)
  398. #define PORT_PA08F_TCC0_WO4 (_UL_(1) << 8)
  399. #define PIN_PA23F_TCC0_WO5 _L_(23) /**< \brief TCC0 signal: WO5 on PA23 mux F */
  400. #define MUX_PA23F_TCC0_WO5 _L_(5)
  401. #define PINMUX_PA23F_TCC0_WO5 ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5)
  402. #define PORT_PA23F_TCC0_WO5 (_UL_(1) << 23)
  403. #define PIN_PA25F_TCC0_WO5 _L_(25) /**< \brief TCC0 signal: WO5 on PA25 mux F */
  404. #define MUX_PA25F_TCC0_WO5 _L_(5)
  405. #define PINMUX_PA25F_TCC0_WO5 ((PIN_PA25F_TCC0_WO5 << 16) | MUX_PA25F_TCC0_WO5)
  406. #define PORT_PA25F_TCC0_WO5 (_UL_(1) << 25)
  407. #define PIN_PA09F_TCC0_WO5 _L_(9) /**< \brief TCC0 signal: WO5 on PA09 mux F */
  408. #define MUX_PA09F_TCC0_WO5 _L_(5)
  409. #define PINMUX_PA09F_TCC0_WO5 ((PIN_PA09F_TCC0_WO5 << 16) | MUX_PA09F_TCC0_WO5)
  410. #define PORT_PA09F_TCC0_WO5 (_UL_(1) << 9)
  411. #define PIN_PA16F_TCC0_WO6 _L_(16) /**< \brief TCC0 signal: WO6 on PA16 mux F */
  412. #define MUX_PA16F_TCC0_WO6 _L_(5)
  413. #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6)
  414. #define PORT_PA16F_TCC0_WO6 (_UL_(1) << 16)
  415. /* ========== PORT definition for TC1 peripheral ========== */
  416. #define PIN_PA04E_TC1_WO0 _L_(4) /**< \brief TC1 signal: WO0 on PA04 mux E */
  417. #define MUX_PA04E_TC1_WO0 _L_(4)
  418. #define PINMUX_PA04E_TC1_WO0 ((PIN_PA04E_TC1_WO0 << 16) | MUX_PA04E_TC1_WO0)
  419. #define PORT_PA04E_TC1_WO0 (_UL_(1) << 4)
  420. #define PIN_PA14E_TC1_WO0 _L_(14) /**< \brief TC1 signal: WO0 on PA14 mux E */
  421. #define MUX_PA14E_TC1_WO0 _L_(4)
  422. #define PINMUX_PA14E_TC1_WO0 ((PIN_PA14E_TC1_WO0 << 16) | MUX_PA14E_TC1_WO0)
  423. #define PORT_PA14E_TC1_WO0 (_UL_(1) << 14)
  424. #define PIN_PA16E_TC1_WO0 _L_(16) /**< \brief TC1 signal: WO0 on PA16 mux E */
  425. #define MUX_PA16E_TC1_WO0 _L_(4)
  426. #define PINMUX_PA16E_TC1_WO0 ((PIN_PA16E_TC1_WO0 << 16) | MUX_PA16E_TC1_WO0)
  427. #define PORT_PA16E_TC1_WO0 (_UL_(1) << 16)
  428. #define PIN_PA22E_TC1_WO0 _L_(22) /**< \brief TC1 signal: WO0 on PA22 mux E */
  429. #define MUX_PA22E_TC1_WO0 _L_(4)
  430. #define PINMUX_PA22E_TC1_WO0 ((PIN_PA22E_TC1_WO0 << 16) | MUX_PA22E_TC1_WO0)
  431. #define PORT_PA22E_TC1_WO0 (_UL_(1) << 22)
  432. #define PIN_PA05E_TC1_WO1 _L_(5) /**< \brief TC1 signal: WO1 on PA05 mux E */
  433. #define MUX_PA05E_TC1_WO1 _L_(4)
  434. #define PINMUX_PA05E_TC1_WO1 ((PIN_PA05E_TC1_WO1 << 16) | MUX_PA05E_TC1_WO1)
  435. #define PORT_PA05E_TC1_WO1 (_UL_(1) << 5)
  436. #define PIN_PA15E_TC1_WO1 _L_(15) /**< \brief TC1 signal: WO1 on PA15 mux E */
  437. #define MUX_PA15E_TC1_WO1 _L_(4)
  438. #define PINMUX_PA15E_TC1_WO1 ((PIN_PA15E_TC1_WO1 << 16) | MUX_PA15E_TC1_WO1)
  439. #define PORT_PA15E_TC1_WO1 (_UL_(1) << 15)
  440. #define PIN_PA23E_TC1_WO1 _L_(23) /**< \brief TC1 signal: WO1 on PA23 mux E */
  441. #define MUX_PA23E_TC1_WO1 _L_(4)
  442. #define PINMUX_PA23E_TC1_WO1 ((PIN_PA23E_TC1_WO1 << 16) | MUX_PA23E_TC1_WO1)
  443. #define PORT_PA23E_TC1_WO1 (_UL_(1) << 23)
  444. /* ========== PORT definition for TC2 peripheral ========== */
  445. #define PIN_PA06E_TC2_WO0 _L_(6) /**< \brief TC2 signal: WO0 on PA06 mux E */
  446. #define MUX_PA06E_TC2_WO0 _L_(4)
  447. #define PINMUX_PA06E_TC2_WO0 ((PIN_PA06E_TC2_WO0 << 16) | MUX_PA06E_TC2_WO0)
  448. #define PORT_PA06E_TC2_WO0 (_UL_(1) << 6)
  449. #define PIN_PA30E_TC2_WO0 _L_(30) /**< \brief TC2 signal: WO0 on PA30 mux E */
  450. #define MUX_PA30E_TC2_WO0 _L_(4)
  451. #define PINMUX_PA30E_TC2_WO0 ((PIN_PA30E_TC2_WO0 << 16) | MUX_PA30E_TC2_WO0)
  452. #define PORT_PA30E_TC2_WO0 (_UL_(1) << 30)
  453. #define PIN_PA07E_TC2_WO1 _L_(7) /**< \brief TC2 signal: WO1 on PA07 mux E */
  454. #define MUX_PA07E_TC2_WO1 _L_(4)
  455. #define PINMUX_PA07E_TC2_WO1 ((PIN_PA07E_TC2_WO1 << 16) | MUX_PA07E_TC2_WO1)
  456. #define PORT_PA07E_TC2_WO1 (_UL_(1) << 7)
  457. #define PIN_PA31E_TC2_WO1 _L_(31) /**< \brief TC2 signal: WO1 on PA31 mux E */
  458. #define MUX_PA31E_TC2_WO1 _L_(4)
  459. #define PINMUX_PA31E_TC2_WO1 ((PIN_PA31E_TC2_WO1 << 16) | MUX_PA31E_TC2_WO1)
  460. #define PORT_PA31E_TC2_WO1 (_UL_(1) << 31)
  461. /* ========== PORT definition for ADC peripheral ========== */
  462. #define PIN_PA02B_ADC_AIN0 _L_(2) /**< \brief ADC signal: AIN0 on PA02 mux B */
  463. #define MUX_PA02B_ADC_AIN0 _L_(1)
  464. #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0)
  465. #define PORT_PA02B_ADC_AIN0 (_UL_(1) << 2)
  466. #define PIN_PA03B_ADC_AIN1 _L_(3) /**< \brief ADC signal: AIN1 on PA03 mux B */
  467. #define MUX_PA03B_ADC_AIN1 _L_(1)
  468. #define PINMUX_PA03B_ADC_AIN1 ((PIN_PA03B_ADC_AIN1 << 16) | MUX_PA03B_ADC_AIN1)
  469. #define PORT_PA03B_ADC_AIN1 (_UL_(1) << 3)
  470. #define PIN_PA04B_ADC_AIN2 _L_(4) /**< \brief ADC signal: AIN2 on PA04 mux B */
  471. #define MUX_PA04B_ADC_AIN2 _L_(1)
  472. #define PINMUX_PA04B_ADC_AIN2 ((PIN_PA04B_ADC_AIN2 << 16) | MUX_PA04B_ADC_AIN2)
  473. #define PORT_PA04B_ADC_AIN2 (_UL_(1) << 4)
  474. #define PIN_PA05B_ADC_AIN3 _L_(5) /**< \brief ADC signal: AIN3 on PA05 mux B */
  475. #define MUX_PA05B_ADC_AIN3 _L_(1)
  476. #define PINMUX_PA05B_ADC_AIN3 ((PIN_PA05B_ADC_AIN3 << 16) | MUX_PA05B_ADC_AIN3)
  477. #define PORT_PA05B_ADC_AIN3 (_UL_(1) << 5)
  478. #define PIN_PA06B_ADC_AIN4 _L_(6) /**< \brief ADC signal: AIN4 on PA06 mux B */
  479. #define MUX_PA06B_ADC_AIN4 _L_(1)
  480. #define PINMUX_PA06B_ADC_AIN4 ((PIN_PA06B_ADC_AIN4 << 16) | MUX_PA06B_ADC_AIN4)
  481. #define PORT_PA06B_ADC_AIN4 (_UL_(1) << 6)
  482. #define PIN_PA07B_ADC_AIN5 _L_(7) /**< \brief ADC signal: AIN5 on PA07 mux B */
  483. #define MUX_PA07B_ADC_AIN5 _L_(1)
  484. #define PINMUX_PA07B_ADC_AIN5 ((PIN_PA07B_ADC_AIN5 << 16) | MUX_PA07B_ADC_AIN5)
  485. #define PORT_PA07B_ADC_AIN5 (_UL_(1) << 7)
  486. #define PIN_PA14B_ADC_AIN6 _L_(14) /**< \brief ADC signal: AIN6 on PA14 mux B */
  487. #define MUX_PA14B_ADC_AIN6 _L_(1)
  488. #define PINMUX_PA14B_ADC_AIN6 ((PIN_PA14B_ADC_AIN6 << 16) | MUX_PA14B_ADC_AIN6)
  489. #define PORT_PA14B_ADC_AIN6 (_UL_(1) << 14)
  490. #define PIN_PA15B_ADC_AIN7 _L_(15) /**< \brief ADC signal: AIN7 on PA15 mux B */
  491. #define MUX_PA15B_ADC_AIN7 _L_(1)
  492. #define PINMUX_PA15B_ADC_AIN7 ((PIN_PA15B_ADC_AIN7 << 16) | MUX_PA15B_ADC_AIN7)
  493. #define PORT_PA15B_ADC_AIN7 (_UL_(1) << 15)
  494. #define PIN_PA04B_ADC_VREFP _L_(4) /**< \brief ADC signal: VREFP on PA04 mux B */
  495. #define MUX_PA04B_ADC_VREFP _L_(1)
  496. #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP)
  497. #define PORT_PA04B_ADC_VREFP (_UL_(1) << 4)
  498. /* ========== PORT definition for AC peripheral ========== */
  499. #define PIN_PA04B_AC_AIN0 _L_(4) /**< \brief AC signal: AIN0 on PA04 mux B */
  500. #define MUX_PA04B_AC_AIN0 _L_(1)
  501. #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
  502. #define PORT_PA04B_AC_AIN0 (_UL_(1) << 4)
  503. #define PIN_PA05B_AC_AIN1 _L_(5) /**< \brief AC signal: AIN1 on PA05 mux B */
  504. #define MUX_PA05B_AC_AIN1 _L_(1)
  505. #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
  506. #define PORT_PA05B_AC_AIN1 (_UL_(1) << 5)
  507. #define PIN_PA06B_AC_AIN2 _L_(6) /**< \brief AC signal: AIN2 on PA06 mux B */
  508. #define MUX_PA06B_AC_AIN2 _L_(1)
  509. #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
  510. #define PORT_PA06B_AC_AIN2 (_UL_(1) << 6)
  511. #define PIN_PA07B_AC_AIN3 _L_(7) /**< \brief AC signal: AIN3 on PA07 mux B */
  512. #define MUX_PA07B_AC_AIN3 _L_(1)
  513. #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
  514. #define PORT_PA07B_AC_AIN3 (_UL_(1) << 7)
  515. #define PIN_PA14G_AC_CMP0 _L_(14) /**< \brief AC signal: CMP0 on PA14 mux G */
  516. #define MUX_PA14G_AC_CMP0 _L_(6)
  517. #define PINMUX_PA14G_AC_CMP0 ((PIN_PA14G_AC_CMP0 << 16) | MUX_PA14G_AC_CMP0)
  518. #define PORT_PA14G_AC_CMP0 (_UL_(1) << 14)
  519. #define PIN_PA15G_AC_CMP1 _L_(15) /**< \brief AC signal: CMP1 on PA15 mux G */
  520. #define MUX_PA15G_AC_CMP1 _L_(6)
  521. #define PINMUX_PA15G_AC_CMP1 ((PIN_PA15G_AC_CMP1 << 16) | MUX_PA15G_AC_CMP1)
  522. #define PORT_PA15G_AC_CMP1 (_UL_(1) << 15)
  523. /* ========== PORT definition for DAC peripheral ========== */
  524. #define PIN_PA02B_DAC_VOUT _L_(2) /**< \brief DAC signal: VOUT on PA02 mux B */
  525. #define MUX_PA02B_DAC_VOUT _L_(1)
  526. #define PINMUX_PA02B_DAC_VOUT ((PIN_PA02B_DAC_VOUT << 16) | MUX_PA02B_DAC_VOUT)
  527. #define PORT_PA02B_DAC_VOUT (_UL_(1) << 2)
  528. #define PIN_PA03B_DAC_VREFP _L_(3) /**< \brief DAC signal: VREFP on PA03 mux B */
  529. #define MUX_PA03B_DAC_VREFP _L_(1)
  530. #define PINMUX_PA03B_DAC_VREFP ((PIN_PA03B_DAC_VREFP << 16) | MUX_PA03B_DAC_VREFP)
  531. #define PORT_PA03B_DAC_VREFP (_UL_(1) << 3)
  532. #endif /* _SAMD11D14AS_PIO_ */