samd11d14am.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /**
  2. * \file
  3. *
  4. * \brief Peripheral I/O description for SAMD11D14AM
  5. *
  6. * Copyright (c) 2018 Microchip Technology Inc.
  7. *
  8. * \asf_license_start
  9. *
  10. * \page License
  11. *
  12. * SPDX-License-Identifier: Apache-2.0
  13. *
  14. * Licensed under the Apache License, Version 2.0 (the "License"); you may
  15. * not use this file except in compliance with the License.
  16. * You may obtain a copy of the Licence at
  17. *
  18. * http://www.apache.org/licenses/LICENSE-2.0
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  22. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. * \asf_license_stop
  27. *
  28. */
  29. #ifndef _SAMD11D14AM_PIO_
  30. #define _SAMD11D14AM_PIO_
  31. #define PIN_PA02 2 /**< \brief Pin Number for PA02 */
  32. #define PORT_PA02 (_UL_(1) << 2) /**< \brief PORT Mask for PA02 */
  33. #define PIN_PA03 3 /**< \brief Pin Number for PA03 */
  34. #define PORT_PA03 (_UL_(1) << 3) /**< \brief PORT Mask for PA03 */
  35. #define PIN_PA04 4 /**< \brief Pin Number for PA04 */
  36. #define PORT_PA04 (_UL_(1) << 4) /**< \brief PORT Mask for PA04 */
  37. #define PIN_PA05 5 /**< \brief Pin Number for PA05 */
  38. #define PORT_PA05 (_UL_(1) << 5) /**< \brief PORT Mask for PA05 */
  39. #define PIN_PA06 6 /**< \brief Pin Number for PA06 */
  40. #define PORT_PA06 (_UL_(1) << 6) /**< \brief PORT Mask for PA06 */
  41. #define PIN_PA07 7 /**< \brief Pin Number for PA07 */
  42. #define PORT_PA07 (_UL_(1) << 7) /**< \brief PORT Mask for PA07 */
  43. #define PIN_PA08 8 /**< \brief Pin Number for PA08 */
  44. #define PORT_PA08 (_UL_(1) << 8) /**< \brief PORT Mask for PA08 */
  45. #define PIN_PA09 9 /**< \brief Pin Number for PA09 */
  46. #define PORT_PA09 (_UL_(1) << 9) /**< \brief PORT Mask for PA09 */
  47. #define PIN_PA10 10 /**< \brief Pin Number for PA10 */
  48. #define PORT_PA10 (_UL_(1) << 10) /**< \brief PORT Mask for PA10 */
  49. #define PIN_PA11 11 /**< \brief Pin Number for PA11 */
  50. #define PORT_PA11 (_UL_(1) << 11) /**< \brief PORT Mask for PA11 */
  51. #define PIN_PA14 14 /**< \brief Pin Number for PA14 */
  52. #define PORT_PA14 (_UL_(1) << 14) /**< \brief PORT Mask for PA14 */
  53. #define PIN_PA15 15 /**< \brief Pin Number for PA15 */
  54. #define PORT_PA15 (_UL_(1) << 15) /**< \brief PORT Mask for PA15 */
  55. #define PIN_PA16 16 /**< \brief Pin Number for PA16 */
  56. #define PORT_PA16 (_UL_(1) << 16) /**< \brief PORT Mask for PA16 */
  57. #define PIN_PA17 17 /**< \brief Pin Number for PA17 */
  58. #define PORT_PA17 (_UL_(1) << 17) /**< \brief PORT Mask for PA17 */
  59. #define PIN_PA22 22 /**< \brief Pin Number for PA22 */
  60. #define PORT_PA22 (_UL_(1) << 22) /**< \brief PORT Mask for PA22 */
  61. #define PIN_PA23 23 /**< \brief Pin Number for PA23 */
  62. #define PORT_PA23 (_UL_(1) << 23) /**< \brief PORT Mask for PA23 */
  63. #define PIN_PA24 24 /**< \brief Pin Number for PA24 */
  64. #define PORT_PA24 (_UL_(1) << 24) /**< \brief PORT Mask for PA24 */
  65. #define PIN_PA25 25 /**< \brief Pin Number for PA25 */
  66. #define PORT_PA25 (_UL_(1) << 25) /**< \brief PORT Mask for PA25 */
  67. #define PIN_PA27 27 /**< \brief Pin Number for PA27 */
  68. #define PORT_PA27 (_UL_(1) << 27) /**< \brief PORT Mask for PA27 */
  69. #define PIN_PA28 28 /**< \brief Pin Number for PA28 */
  70. #define PORT_PA28 (_UL_(1) << 28) /**< \brief PORT Mask for PA28 */
  71. #define PIN_PA30 30 /**< \brief Pin Number for PA30 */
  72. #define PORT_PA30 (_UL_(1) << 30) /**< \brief PORT Mask for PA30 */
  73. #define PIN_PA31 31 /**< \brief Pin Number for PA31 */
  74. #define PORT_PA31 (_UL_(1) << 31) /**< \brief PORT Mask for PA31 */
  75. /* ========== PORT definition for CORE peripheral ========== */
  76. #define PIN_PA30G_CORE_SWCLK _L_(30) /**< \brief CORE signal: SWCLK on PA30 mux G */
  77. #define MUX_PA30G_CORE_SWCLK _L_(6)
  78. #define PINMUX_PA30G_CORE_SWCLK ((PIN_PA30G_CORE_SWCLK << 16) | MUX_PA30G_CORE_SWCLK)
  79. #define PORT_PA30G_CORE_SWCLK (_UL_(1) << 30)
  80. /* ========== PORT definition for GCLK peripheral ========== */
  81. #define PIN_PA08H_GCLK_IO0 _L_(8) /**< \brief GCLK signal: IO0 on PA08 mux H */
  82. #define MUX_PA08H_GCLK_IO0 _L_(7)
  83. #define PINMUX_PA08H_GCLK_IO0 ((PIN_PA08H_GCLK_IO0 << 16) | MUX_PA08H_GCLK_IO0)
  84. #define PORT_PA08H_GCLK_IO0 (_UL_(1) << 8)
  85. #define PIN_PA24H_GCLK_IO0 _L_(24) /**< \brief GCLK signal: IO0 on PA24 mux H */
  86. #define MUX_PA24H_GCLK_IO0 _L_(7)
  87. #define PINMUX_PA24H_GCLK_IO0 ((PIN_PA24H_GCLK_IO0 << 16) | MUX_PA24H_GCLK_IO0)
  88. #define PORT_PA24H_GCLK_IO0 (_UL_(1) << 24)
  89. #define PIN_PA25H_GCLK_IO0 _L_(25) /**< \brief GCLK signal: IO0 on PA25 mux H */
  90. #define MUX_PA25H_GCLK_IO0 _L_(7)
  91. #define PINMUX_PA25H_GCLK_IO0 ((PIN_PA25H_GCLK_IO0 << 16) | MUX_PA25H_GCLK_IO0)
  92. #define PORT_PA25H_GCLK_IO0 (_UL_(1) << 25)
  93. #define PIN_PA27H_GCLK_IO0 _L_(27) /**< \brief GCLK signal: IO0 on PA27 mux H */
  94. #define MUX_PA27H_GCLK_IO0 _L_(7)
  95. #define PINMUX_PA27H_GCLK_IO0 ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0)
  96. #define PORT_PA27H_GCLK_IO0 (_UL_(1) << 27)
  97. #define PIN_PA30H_GCLK_IO0 _L_(30) /**< \brief GCLK signal: IO0 on PA30 mux H */
  98. #define MUX_PA30H_GCLK_IO0 _L_(7)
  99. #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
  100. #define PORT_PA30H_GCLK_IO0 (_UL_(1) << 30)
  101. #define PIN_PA31H_GCLK_IO0 _L_(31) /**< \brief GCLK signal: IO0 on PA31 mux H */
  102. #define MUX_PA31H_GCLK_IO0 _L_(7)
  103. #define PINMUX_PA31H_GCLK_IO0 ((PIN_PA31H_GCLK_IO0 << 16) | MUX_PA31H_GCLK_IO0)
  104. #define PORT_PA31H_GCLK_IO0 (_UL_(1) << 31)
  105. #define PIN_PA09H_GCLK_IO1 _L_(9) /**< \brief GCLK signal: IO1 on PA09 mux H */
  106. #define MUX_PA09H_GCLK_IO1 _L_(7)
  107. #define PINMUX_PA09H_GCLK_IO1 ((PIN_PA09H_GCLK_IO1 << 16) | MUX_PA09H_GCLK_IO1)
  108. #define PORT_PA09H_GCLK_IO1 (_UL_(1) << 9)
  109. #define PIN_PA22H_GCLK_IO1 _L_(22) /**< \brief GCLK signal: IO1 on PA22 mux H */
  110. #define MUX_PA22H_GCLK_IO1 _L_(7)
  111. #define PINMUX_PA22H_GCLK_IO1 ((PIN_PA22H_GCLK_IO1 << 16) | MUX_PA22H_GCLK_IO1)
  112. #define PORT_PA22H_GCLK_IO1 (_UL_(1) << 22)
  113. #define PIN_PA16H_GCLK_IO2 _L_(16) /**< \brief GCLK signal: IO2 on PA16 mux H */
  114. #define MUX_PA16H_GCLK_IO2 _L_(7)
  115. #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2)
  116. #define PORT_PA16H_GCLK_IO2 (_UL_(1) << 16)
  117. #define PIN_PA23H_GCLK_IO2 _L_(23) /**< \brief GCLK signal: IO2 on PA23 mux H */
  118. #define MUX_PA23H_GCLK_IO2 _L_(7)
  119. #define PINMUX_PA23H_GCLK_IO2 ((PIN_PA23H_GCLK_IO2 << 16) | MUX_PA23H_GCLK_IO2)
  120. #define PORT_PA23H_GCLK_IO2 (_UL_(1) << 23)
  121. #define PIN_PA17H_GCLK_IO3 _L_(17) /**< \brief GCLK signal: IO3 on PA17 mux H */
  122. #define MUX_PA17H_GCLK_IO3 _L_(7)
  123. #define PINMUX_PA17H_GCLK_IO3 ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3)
  124. #define PORT_PA17H_GCLK_IO3 (_UL_(1) << 17)
  125. #define PIN_PA14H_GCLK_IO4 _L_(14) /**< \brief GCLK signal: IO4 on PA14 mux H */
  126. #define MUX_PA14H_GCLK_IO4 _L_(7)
  127. #define PINMUX_PA14H_GCLK_IO4 ((PIN_PA14H_GCLK_IO4 << 16) | MUX_PA14H_GCLK_IO4)
  128. #define PORT_PA14H_GCLK_IO4 (_UL_(1) << 14)
  129. #define PIN_PA10H_GCLK_IO4 _L_(10) /**< \brief GCLK signal: IO4 on PA10 mux H */
  130. #define MUX_PA10H_GCLK_IO4 _L_(7)
  131. #define PINMUX_PA10H_GCLK_IO4 ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4)
  132. #define PORT_PA10H_GCLK_IO4 (_UL_(1) << 10)
  133. #define PIN_PA15H_GCLK_IO5 _L_(15) /**< \brief GCLK signal: IO5 on PA15 mux H */
  134. #define MUX_PA15H_GCLK_IO5 _L_(7)
  135. #define PINMUX_PA15H_GCLK_IO5 ((PIN_PA15H_GCLK_IO5 << 16) | MUX_PA15H_GCLK_IO5)
  136. #define PORT_PA15H_GCLK_IO5 (_UL_(1) << 15)
  137. #define PIN_PA11H_GCLK_IO5 _L_(11) /**< \brief GCLK signal: IO5 on PA11 mux H */
  138. #define MUX_PA11H_GCLK_IO5 _L_(7)
  139. #define PINMUX_PA11H_GCLK_IO5 ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5)
  140. #define PORT_PA11H_GCLK_IO5 (_UL_(1) << 11)
  141. /* ========== PORT definition for EIC peripheral ========== */
  142. #define PIN_PA16A_EIC_EXTINT0 _L_(16) /**< \brief EIC signal: EXTINT0 on PA16 mux A */
  143. #define MUX_PA16A_EIC_EXTINT0 _L_(0)
  144. #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
  145. #define PORT_PA16A_EIC_EXTINT0 (_UL_(1) << 16)
  146. #define PIN_PA16A_EIC_EXTINT_NUM _L_(0) /**< \brief EIC signal: PIN_PA16 External Interrupt Line */
  147. #define PIN_PA15A_EIC_EXTINT1 _L_(15) /**< \brief EIC signal: EXTINT1 on PA15 mux A */
  148. #define MUX_PA15A_EIC_EXTINT1 _L_(0)
  149. #define PINMUX_PA15A_EIC_EXTINT1 ((PIN_PA15A_EIC_EXTINT1 << 16) | MUX_PA15A_EIC_EXTINT1)
  150. #define PORT_PA15A_EIC_EXTINT1 (_UL_(1) << 15)
  151. #define PIN_PA15A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA15 External Interrupt Line */
  152. #define PIN_PA17A_EIC_EXTINT1 _L_(17) /**< \brief EIC signal: EXTINT1 on PA17 mux A */
  153. #define MUX_PA17A_EIC_EXTINT1 _L_(0)
  154. #define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1)
  155. #define PORT_PA17A_EIC_EXTINT1 (_UL_(1) << 17)
  156. #define PIN_PA17A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA17 External Interrupt Line */
  157. #define PIN_PA02A_EIC_EXTINT2 _L_(2) /**< \brief EIC signal: EXTINT2 on PA02 mux A */
  158. #define MUX_PA02A_EIC_EXTINT2 _L_(0)
  159. #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
  160. #define PORT_PA02A_EIC_EXTINT2 (_UL_(1) << 2)
  161. #define PIN_PA02A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA02 External Interrupt Line */
  162. #define PIN_PA10A_EIC_EXTINT2 _L_(10) /**< \brief EIC signal: EXTINT2 on PA10 mux A */
  163. #define MUX_PA10A_EIC_EXTINT2 _L_(0)
  164. #define PINMUX_PA10A_EIC_EXTINT2 ((PIN_PA10A_EIC_EXTINT2 << 16) | MUX_PA10A_EIC_EXTINT2)
  165. #define PORT_PA10A_EIC_EXTINT2 (_UL_(1) << 10)
  166. #define PIN_PA10A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA10 External Interrupt Line */
  167. #define PIN_PA30A_EIC_EXTINT2 _L_(30) /**< \brief EIC signal: EXTINT2 on PA30 mux A */
  168. #define MUX_PA30A_EIC_EXTINT2 _L_(0)
  169. #define PINMUX_PA30A_EIC_EXTINT2 ((PIN_PA30A_EIC_EXTINT2 << 16) | MUX_PA30A_EIC_EXTINT2)
  170. #define PORT_PA30A_EIC_EXTINT2 (_UL_(1) << 30)
  171. #define PIN_PA30A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA30 External Interrupt Line */
  172. #define PIN_PA03A_EIC_EXTINT3 _L_(3) /**< \brief EIC signal: EXTINT3 on PA03 mux A */
  173. #define MUX_PA03A_EIC_EXTINT3 _L_(0)
  174. #define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3)
  175. #define PORT_PA03A_EIC_EXTINT3 (_UL_(1) << 3)
  176. #define PIN_PA03A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA03 External Interrupt Line */
  177. #define PIN_PA11A_EIC_EXTINT3 _L_(11) /**< \brief EIC signal: EXTINT3 on PA11 mux A */
  178. #define MUX_PA11A_EIC_EXTINT3 _L_(0)
  179. #define PINMUX_PA11A_EIC_EXTINT3 ((PIN_PA11A_EIC_EXTINT3 << 16) | MUX_PA11A_EIC_EXTINT3)
  180. #define PORT_PA11A_EIC_EXTINT3 (_UL_(1) << 11)
  181. #define PIN_PA11A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA11 External Interrupt Line */
  182. #define PIN_PA31A_EIC_EXTINT3 _L_(31) /**< \brief EIC signal: EXTINT3 on PA31 mux A */
  183. #define MUX_PA31A_EIC_EXTINT3 _L_(0)
  184. #define PINMUX_PA31A_EIC_EXTINT3 ((PIN_PA31A_EIC_EXTINT3 << 16) | MUX_PA31A_EIC_EXTINT3)
  185. #define PORT_PA31A_EIC_EXTINT3 (_UL_(1) << 31)
  186. #define PIN_PA31A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA31 External Interrupt Line */
  187. #define PIN_PA04A_EIC_EXTINT4 _L_(4) /**< \brief EIC signal: EXTINT4 on PA04 mux A */
  188. #define MUX_PA04A_EIC_EXTINT4 _L_(0)
  189. #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
  190. #define PORT_PA04A_EIC_EXTINT4 (_UL_(1) << 4)
  191. #define PIN_PA04A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA04 External Interrupt Line */
  192. #define PIN_PA24A_EIC_EXTINT4 _L_(24) /**< \brief EIC signal: EXTINT4 on PA24 mux A */
  193. #define MUX_PA24A_EIC_EXTINT4 _L_(0)
  194. #define PINMUX_PA24A_EIC_EXTINT4 ((PIN_PA24A_EIC_EXTINT4 << 16) | MUX_PA24A_EIC_EXTINT4)
  195. #define PORT_PA24A_EIC_EXTINT4 (_UL_(1) << 24)
  196. #define PIN_PA24A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA24 External Interrupt Line */
  197. #define PIN_PA05A_EIC_EXTINT5 _L_(5) /**< \brief EIC signal: EXTINT5 on PA05 mux A */
  198. #define MUX_PA05A_EIC_EXTINT5 _L_(0)
  199. #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
  200. #define PORT_PA05A_EIC_EXTINT5 (_UL_(1) << 5)
  201. #define PIN_PA05A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA05 External Interrupt Line */
  202. #define PIN_PA25A_EIC_EXTINT5 _L_(25) /**< \brief EIC signal: EXTINT5 on PA25 mux A */
  203. #define MUX_PA25A_EIC_EXTINT5 _L_(0)
  204. #define PINMUX_PA25A_EIC_EXTINT5 ((PIN_PA25A_EIC_EXTINT5 << 16) | MUX_PA25A_EIC_EXTINT5)
  205. #define PORT_PA25A_EIC_EXTINT5 (_UL_(1) << 25)
  206. #define PIN_PA25A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA25 External Interrupt Line */
  207. #define PIN_PA06A_EIC_EXTINT6 _L_(6) /**< \brief EIC signal: EXTINT6 on PA06 mux A */
  208. #define MUX_PA06A_EIC_EXTINT6 _L_(0)
  209. #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
  210. #define PORT_PA06A_EIC_EXTINT6 (_UL_(1) << 6)
  211. #define PIN_PA06A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA06 External Interrupt Line */
  212. #define PIN_PA08A_EIC_EXTINT6 _L_(8) /**< \brief EIC signal: EXTINT6 on PA08 mux A */
  213. #define MUX_PA08A_EIC_EXTINT6 _L_(0)
  214. #define PINMUX_PA08A_EIC_EXTINT6 ((PIN_PA08A_EIC_EXTINT6 << 16) | MUX_PA08A_EIC_EXTINT6)
  215. #define PORT_PA08A_EIC_EXTINT6 (_UL_(1) << 8)
  216. #define PIN_PA08A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA08 External Interrupt Line */
  217. #define PIN_PA22A_EIC_EXTINT6 _L_(22) /**< \brief EIC signal: EXTINT6 on PA22 mux A */
  218. #define MUX_PA22A_EIC_EXTINT6 _L_(0)
  219. #define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
  220. #define PORT_PA22A_EIC_EXTINT6 (_UL_(1) << 22)
  221. #define PIN_PA22A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA22 External Interrupt Line */
  222. #define PIN_PA07A_EIC_EXTINT7 _L_(7) /**< \brief EIC signal: EXTINT7 on PA07 mux A */
  223. #define MUX_PA07A_EIC_EXTINT7 _L_(0)
  224. #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
  225. #define PORT_PA07A_EIC_EXTINT7 (_UL_(1) << 7)
  226. #define PIN_PA07A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA07 External Interrupt Line */
  227. #define PIN_PA09A_EIC_EXTINT7 _L_(9) /**< \brief EIC signal: EXTINT7 on PA09 mux A */
  228. #define MUX_PA09A_EIC_EXTINT7 _L_(0)
  229. #define PINMUX_PA09A_EIC_EXTINT7 ((PIN_PA09A_EIC_EXTINT7 << 16) | MUX_PA09A_EIC_EXTINT7)
  230. #define PORT_PA09A_EIC_EXTINT7 (_UL_(1) << 9)
  231. #define PIN_PA09A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA09 External Interrupt Line */
  232. #define PIN_PA23A_EIC_EXTINT7 _L_(23) /**< \brief EIC signal: EXTINT7 on PA23 mux A */
  233. #define MUX_PA23A_EIC_EXTINT7 _L_(0)
  234. #define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
  235. #define PORT_PA23A_EIC_EXTINT7 (_UL_(1) << 23)
  236. #define PIN_PA23A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA23 External Interrupt Line */
  237. #define PIN_PA27A_EIC_EXTINT7 _L_(27) /**< \brief EIC signal: EXTINT7 on PA27 mux A */
  238. #define MUX_PA27A_EIC_EXTINT7 _L_(0)
  239. #define PINMUX_PA27A_EIC_EXTINT7 ((PIN_PA27A_EIC_EXTINT7 << 16) | MUX_PA27A_EIC_EXTINT7)
  240. #define PORT_PA27A_EIC_EXTINT7 (_UL_(1) << 27)
  241. #define PIN_PA27A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA27 External Interrupt Line */
  242. #define PIN_PA14A_EIC_NMI _L_(14) /**< \brief EIC signal: NMI on PA14 mux A */
  243. #define MUX_PA14A_EIC_NMI _L_(0)
  244. #define PINMUX_PA14A_EIC_NMI ((PIN_PA14A_EIC_NMI << 16) | MUX_PA14A_EIC_NMI)
  245. #define PORT_PA14A_EIC_NMI (_UL_(1) << 14)
  246. /* ========== PORT definition for USB peripheral ========== */
  247. #define PIN_PA24G_USB_DM _L_(24) /**< \brief USB signal: DM on PA24 mux G */
  248. #define MUX_PA24G_USB_DM _L_(6)
  249. #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
  250. #define PORT_PA24G_USB_DM (_UL_(1) << 24)
  251. #define PIN_PA25G_USB_DP _L_(25) /**< \brief USB signal: DP on PA25 mux G */
  252. #define MUX_PA25G_USB_DP _L_(6)
  253. #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
  254. #define PORT_PA25G_USB_DP (_UL_(1) << 25)
  255. #define PIN_PA23G_USB_SOF_1KHZ _L_(23) /**< \brief USB signal: SOF_1KHZ on PA23 mux G */
  256. #define MUX_PA23G_USB_SOF_1KHZ _L_(6)
  257. #define PINMUX_PA23G_USB_SOF_1KHZ ((PIN_PA23G_USB_SOF_1KHZ << 16) | MUX_PA23G_USB_SOF_1KHZ)
  258. #define PORT_PA23G_USB_SOF_1KHZ (_UL_(1) << 23)
  259. /* ========== PORT definition for SERCOM0 peripheral ========== */
  260. #define PIN_PA04D_SERCOM0_PAD0 _L_(4) /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */
  261. #define MUX_PA04D_SERCOM0_PAD0 _L_(3)
  262. #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
  263. #define PORT_PA04D_SERCOM0_PAD0 (_UL_(1) << 4)
  264. #define PIN_PA14C_SERCOM0_PAD0 _L_(14) /**< \brief SERCOM0 signal: PAD0 on PA14 mux C */
  265. #define MUX_PA14C_SERCOM0_PAD0 _L_(2)
  266. #define PINMUX_PA14C_SERCOM0_PAD0 ((PIN_PA14C_SERCOM0_PAD0 << 16) | MUX_PA14C_SERCOM0_PAD0)
  267. #define PORT_PA14C_SERCOM0_PAD0 (_UL_(1) << 14)
  268. #define PIN_PA06C_SERCOM0_PAD0 _L_(6) /**< \brief SERCOM0 signal: PAD0 on PA06 mux C */
  269. #define MUX_PA06C_SERCOM0_PAD0 _L_(2)
  270. #define PINMUX_PA06C_SERCOM0_PAD0 ((PIN_PA06C_SERCOM0_PAD0 << 16) | MUX_PA06C_SERCOM0_PAD0)
  271. #define PORT_PA06C_SERCOM0_PAD0 (_UL_(1) << 6)
  272. #define PIN_PA05D_SERCOM0_PAD1 _L_(5) /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */
  273. #define MUX_PA05D_SERCOM0_PAD1 _L_(3)
  274. #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
  275. #define PORT_PA05D_SERCOM0_PAD1 (_UL_(1) << 5)
  276. #define PIN_PA15C_SERCOM0_PAD1 _L_(15) /**< \brief SERCOM0 signal: PAD1 on PA15 mux C */
  277. #define MUX_PA15C_SERCOM0_PAD1 _L_(2)
  278. #define PINMUX_PA15C_SERCOM0_PAD1 ((PIN_PA15C_SERCOM0_PAD1 << 16) | MUX_PA15C_SERCOM0_PAD1)
  279. #define PORT_PA15C_SERCOM0_PAD1 (_UL_(1) << 15)
  280. #define PIN_PA07C_SERCOM0_PAD1 _L_(7) /**< \brief SERCOM0 signal: PAD1 on PA07 mux C */
  281. #define MUX_PA07C_SERCOM0_PAD1 _L_(2)
  282. #define PINMUX_PA07C_SERCOM0_PAD1 ((PIN_PA07C_SERCOM0_PAD1 << 16) | MUX_PA07C_SERCOM0_PAD1)
  283. #define PORT_PA07C_SERCOM0_PAD1 (_UL_(1) << 7)
  284. #define PIN_PA06D_SERCOM0_PAD2 _L_(6) /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */
  285. #define MUX_PA06D_SERCOM0_PAD2 _L_(3)
  286. #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
  287. #define PORT_PA06D_SERCOM0_PAD2 (_UL_(1) << 6)
  288. #define PIN_PA08D_SERCOM0_PAD2 _L_(8) /**< \brief SERCOM0 signal: PAD2 on PA08 mux D */
  289. #define MUX_PA08D_SERCOM0_PAD2 _L_(3)
  290. #define PINMUX_PA08D_SERCOM0_PAD2 ((PIN_PA08D_SERCOM0_PAD2 << 16) | MUX_PA08D_SERCOM0_PAD2)
  291. #define PORT_PA08D_SERCOM0_PAD2 (_UL_(1) << 8)
  292. #define PIN_PA04C_SERCOM0_PAD2 _L_(4) /**< \brief SERCOM0 signal: PAD2 on PA04 mux C */
  293. #define MUX_PA04C_SERCOM0_PAD2 _L_(2)
  294. #define PINMUX_PA04C_SERCOM0_PAD2 ((PIN_PA04C_SERCOM0_PAD2 << 16) | MUX_PA04C_SERCOM0_PAD2)
  295. #define PORT_PA04C_SERCOM0_PAD2 (_UL_(1) << 4)
  296. #define PIN_PA10C_SERCOM0_PAD2 _L_(10) /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */
  297. #define MUX_PA10C_SERCOM0_PAD2 _L_(2)
  298. #define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2)
  299. #define PORT_PA10C_SERCOM0_PAD2 (_UL_(1) << 10)
  300. #define PIN_PA07D_SERCOM0_PAD3 _L_(7) /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */
  301. #define MUX_PA07D_SERCOM0_PAD3 _L_(3)
  302. #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
  303. #define PORT_PA07D_SERCOM0_PAD3 (_UL_(1) << 7)
  304. #define PIN_PA09D_SERCOM0_PAD3 _L_(9) /**< \brief SERCOM0 signal: PAD3 on PA09 mux D */
  305. #define MUX_PA09D_SERCOM0_PAD3 _L_(3)
  306. #define PINMUX_PA09D_SERCOM0_PAD3 ((PIN_PA09D_SERCOM0_PAD3 << 16) | MUX_PA09D_SERCOM0_PAD3)
  307. #define PORT_PA09D_SERCOM0_PAD3 (_UL_(1) << 9)
  308. #define PIN_PA05C_SERCOM0_PAD3 _L_(5) /**< \brief SERCOM0 signal: PAD3 on PA05 mux C */
  309. #define MUX_PA05C_SERCOM0_PAD3 _L_(2)
  310. #define PINMUX_PA05C_SERCOM0_PAD3 ((PIN_PA05C_SERCOM0_PAD3 << 16) | MUX_PA05C_SERCOM0_PAD3)
  311. #define PORT_PA05C_SERCOM0_PAD3 (_UL_(1) << 5)
  312. #define PIN_PA11C_SERCOM0_PAD3 _L_(11) /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */
  313. #define MUX_PA11C_SERCOM0_PAD3 _L_(2)
  314. #define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3)
  315. #define PORT_PA11C_SERCOM0_PAD3 (_UL_(1) << 11)
  316. /* ========== PORT definition for SERCOM1 peripheral ========== */
  317. #define PIN_PA22C_SERCOM1_PAD0 _L_(22) /**< \brief SERCOM1 signal: PAD0 on PA22 mux C */
  318. #define MUX_PA22C_SERCOM1_PAD0 _L_(2)
  319. #define PINMUX_PA22C_SERCOM1_PAD0 ((PIN_PA22C_SERCOM1_PAD0 << 16) | MUX_PA22C_SERCOM1_PAD0)
  320. #define PORT_PA22C_SERCOM1_PAD0 (_UL_(1) << 22)
  321. #define PIN_PA30C_SERCOM1_PAD0 _L_(30) /**< \brief SERCOM1 signal: PAD0 on PA30 mux C */
  322. #define MUX_PA30C_SERCOM1_PAD0 _L_(2)
  323. #define PINMUX_PA30C_SERCOM1_PAD0 ((PIN_PA30C_SERCOM1_PAD0 << 16) | MUX_PA30C_SERCOM1_PAD0)
  324. #define PORT_PA30C_SERCOM1_PAD0 (_UL_(1) << 30)
  325. #define PIN_PA23C_SERCOM1_PAD1 _L_(23) /**< \brief SERCOM1 signal: PAD1 on PA23 mux C */
  326. #define MUX_PA23C_SERCOM1_PAD1 _L_(2)
  327. #define PINMUX_PA23C_SERCOM1_PAD1 ((PIN_PA23C_SERCOM1_PAD1 << 16) | MUX_PA23C_SERCOM1_PAD1)
  328. #define PORT_PA23C_SERCOM1_PAD1 (_UL_(1) << 23)
  329. #define PIN_PA31C_SERCOM1_PAD1 _L_(31) /**< \brief SERCOM1 signal: PAD1 on PA31 mux C */
  330. #define MUX_PA31C_SERCOM1_PAD1 _L_(2)
  331. #define PINMUX_PA31C_SERCOM1_PAD1 ((PIN_PA31C_SERCOM1_PAD1 << 16) | MUX_PA31C_SERCOM1_PAD1)
  332. #define PORT_PA31C_SERCOM1_PAD1 (_UL_(1) << 31)
  333. #define PIN_PA30D_SERCOM1_PAD2 _L_(30) /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
  334. #define MUX_PA30D_SERCOM1_PAD2 _L_(3)
  335. #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
  336. #define PORT_PA30D_SERCOM1_PAD2 (_UL_(1) << 30)
  337. #define PIN_PA16C_SERCOM1_PAD2 _L_(16) /**< \brief SERCOM1 signal: PAD2 on PA16 mux C */
  338. #define MUX_PA16C_SERCOM1_PAD2 _L_(2)
  339. #define PINMUX_PA16C_SERCOM1_PAD2 ((PIN_PA16C_SERCOM1_PAD2 << 16) | MUX_PA16C_SERCOM1_PAD2)
  340. #define PORT_PA16C_SERCOM1_PAD2 (_UL_(1) << 16)
  341. #define PIN_PA24C_SERCOM1_PAD2 _L_(24) /**< \brief SERCOM1 signal: PAD2 on PA24 mux C */
  342. #define MUX_PA24C_SERCOM1_PAD2 _L_(2)
  343. #define PINMUX_PA24C_SERCOM1_PAD2 ((PIN_PA24C_SERCOM1_PAD2 << 16) | MUX_PA24C_SERCOM1_PAD2)
  344. #define PORT_PA24C_SERCOM1_PAD2 (_UL_(1) << 24)
  345. #define PIN_PA08C_SERCOM1_PAD2 _L_(8) /**< \brief SERCOM1 signal: PAD2 on PA08 mux C */
  346. #define MUX_PA08C_SERCOM1_PAD2 _L_(2)
  347. #define PINMUX_PA08C_SERCOM1_PAD2 ((PIN_PA08C_SERCOM1_PAD2 << 16) | MUX_PA08C_SERCOM1_PAD2)
  348. #define PORT_PA08C_SERCOM1_PAD2 (_UL_(1) << 8)
  349. #define PIN_PA31D_SERCOM1_PAD3 _L_(31) /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
  350. #define MUX_PA31D_SERCOM1_PAD3 _L_(3)
  351. #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
  352. #define PORT_PA31D_SERCOM1_PAD3 (_UL_(1) << 31)
  353. #define PIN_PA17C_SERCOM1_PAD3 _L_(17) /**< \brief SERCOM1 signal: PAD3 on PA17 mux C */
  354. #define MUX_PA17C_SERCOM1_PAD3 _L_(2)
  355. #define PINMUX_PA17C_SERCOM1_PAD3 ((PIN_PA17C_SERCOM1_PAD3 << 16) | MUX_PA17C_SERCOM1_PAD3)
  356. #define PORT_PA17C_SERCOM1_PAD3 (_UL_(1) << 17)
  357. #define PIN_PA25C_SERCOM1_PAD3 _L_(25) /**< \brief SERCOM1 signal: PAD3 on PA25 mux C */
  358. #define MUX_PA25C_SERCOM1_PAD3 _L_(2)
  359. #define PINMUX_PA25C_SERCOM1_PAD3 ((PIN_PA25C_SERCOM1_PAD3 << 16) | MUX_PA25C_SERCOM1_PAD3)
  360. #define PORT_PA25C_SERCOM1_PAD3 (_UL_(1) << 25)
  361. #define PIN_PA09C_SERCOM1_PAD3 _L_(9) /**< \brief SERCOM1 signal: PAD3 on PA09 mux C */
  362. #define MUX_PA09C_SERCOM1_PAD3 _L_(2)
  363. #define PINMUX_PA09C_SERCOM1_PAD3 ((PIN_PA09C_SERCOM1_PAD3 << 16) | MUX_PA09C_SERCOM1_PAD3)
  364. #define PORT_PA09C_SERCOM1_PAD3 (_UL_(1) << 9)
  365. /* ========== PORT definition for SERCOM2 peripheral ========== */
  366. #define PIN_PA14D_SERCOM2_PAD0 _L_(14) /**< \brief SERCOM2 signal: PAD0 on PA14 mux D */
  367. #define MUX_PA14D_SERCOM2_PAD0 _L_(3)
  368. #define PINMUX_PA14D_SERCOM2_PAD0 ((PIN_PA14D_SERCOM2_PAD0 << 16) | MUX_PA14D_SERCOM2_PAD0)
  369. #define PORT_PA14D_SERCOM2_PAD0 (_UL_(1) << 14)
  370. #define PIN_PA22D_SERCOM2_PAD0 _L_(22) /**< \brief SERCOM2 signal: PAD0 on PA22 mux D */
  371. #define MUX_PA22D_SERCOM2_PAD0 _L_(3)
  372. #define PINMUX_PA22D_SERCOM2_PAD0 ((PIN_PA22D_SERCOM2_PAD0 << 16) | MUX_PA22D_SERCOM2_PAD0)
  373. #define PORT_PA22D_SERCOM2_PAD0 (_UL_(1) << 22)
  374. #define PIN_PA15D_SERCOM2_PAD1 _L_(15) /**< \brief SERCOM2 signal: PAD1 on PA15 mux D */
  375. #define MUX_PA15D_SERCOM2_PAD1 _L_(3)
  376. #define PINMUX_PA15D_SERCOM2_PAD1 ((PIN_PA15D_SERCOM2_PAD1 << 16) | MUX_PA15D_SERCOM2_PAD1)
  377. #define PORT_PA15D_SERCOM2_PAD1 (_UL_(1) << 15)
  378. #define PIN_PA23D_SERCOM2_PAD1 _L_(23) /**< \brief SERCOM2 signal: PAD1 on PA23 mux D */
  379. #define MUX_PA23D_SERCOM2_PAD1 _L_(3)
  380. #define PINMUX_PA23D_SERCOM2_PAD1 ((PIN_PA23D_SERCOM2_PAD1 << 16) | MUX_PA23D_SERCOM2_PAD1)
  381. #define PORT_PA23D_SERCOM2_PAD1 (_UL_(1) << 23)
  382. #define PIN_PA10D_SERCOM2_PAD2 _L_(10) /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */
  383. #define MUX_PA10D_SERCOM2_PAD2 _L_(3)
  384. #define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2)
  385. #define PORT_PA10D_SERCOM2_PAD2 (_UL_(1) << 10)
  386. #define PIN_PA16D_SERCOM2_PAD2 _L_(16) /**< \brief SERCOM2 signal: PAD2 on PA16 mux D */
  387. #define MUX_PA16D_SERCOM2_PAD2 _L_(3)
  388. #define PINMUX_PA16D_SERCOM2_PAD2 ((PIN_PA16D_SERCOM2_PAD2 << 16) | MUX_PA16D_SERCOM2_PAD2)
  389. #define PORT_PA16D_SERCOM2_PAD2 (_UL_(1) << 16)
  390. #define PIN_PA24D_SERCOM2_PAD2 _L_(24) /**< \brief SERCOM2 signal: PAD2 on PA24 mux D */
  391. #define MUX_PA24D_SERCOM2_PAD2 _L_(3)
  392. #define PINMUX_PA24D_SERCOM2_PAD2 ((PIN_PA24D_SERCOM2_PAD2 << 16) | MUX_PA24D_SERCOM2_PAD2)
  393. #define PORT_PA24D_SERCOM2_PAD2 (_UL_(1) << 24)
  394. #define PIN_PA11D_SERCOM2_PAD3 _L_(11) /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */
  395. #define MUX_PA11D_SERCOM2_PAD3 _L_(3)
  396. #define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3)
  397. #define PORT_PA11D_SERCOM2_PAD3 (_UL_(1) << 11)
  398. #define PIN_PA17D_SERCOM2_PAD3 _L_(17) /**< \brief SERCOM2 signal: PAD3 on PA17 mux D */
  399. #define MUX_PA17D_SERCOM2_PAD3 _L_(3)
  400. #define PINMUX_PA17D_SERCOM2_PAD3 ((PIN_PA17D_SERCOM2_PAD3 << 16) | MUX_PA17D_SERCOM2_PAD3)
  401. #define PORT_PA17D_SERCOM2_PAD3 (_UL_(1) << 17)
  402. #define PIN_PA25D_SERCOM2_PAD3 _L_(25) /**< \brief SERCOM2 signal: PAD3 on PA25 mux D */
  403. #define MUX_PA25D_SERCOM2_PAD3 _L_(3)
  404. #define PINMUX_PA25D_SERCOM2_PAD3 ((PIN_PA25D_SERCOM2_PAD3 << 16) | MUX_PA25D_SERCOM2_PAD3)
  405. #define PORT_PA25D_SERCOM2_PAD3 (_UL_(1) << 25)
  406. /* ========== PORT definition for TCC0 peripheral ========== */
  407. #define PIN_PA04F_TCC0_WO0 _L_(4) /**< \brief TCC0 signal: WO0 on PA04 mux F */
  408. #define MUX_PA04F_TCC0_WO0 _L_(5)
  409. #define PINMUX_PA04F_TCC0_WO0 ((PIN_PA04F_TCC0_WO0 << 16) | MUX_PA04F_TCC0_WO0)
  410. #define PORT_PA04F_TCC0_WO0 (_UL_(1) << 4)
  411. #define PIN_PA14F_TCC0_WO0 _L_(14) /**< \brief TCC0 signal: WO0 on PA14 mux F */
  412. #define MUX_PA14F_TCC0_WO0 _L_(5)
  413. #define PINMUX_PA14F_TCC0_WO0 ((PIN_PA14F_TCC0_WO0 << 16) | MUX_PA14F_TCC0_WO0)
  414. #define PORT_PA14F_TCC0_WO0 (_UL_(1) << 14)
  415. #define PIN_PA05F_TCC0_WO1 _L_(5) /**< \brief TCC0 signal: WO1 on PA05 mux F */
  416. #define MUX_PA05F_TCC0_WO1 _L_(5)
  417. #define PINMUX_PA05F_TCC0_WO1 ((PIN_PA05F_TCC0_WO1 << 16) | MUX_PA05F_TCC0_WO1)
  418. #define PORT_PA05F_TCC0_WO1 (_UL_(1) << 5)
  419. #define PIN_PA15F_TCC0_WO1 _L_(15) /**< \brief TCC0 signal: WO1 on PA15 mux F */
  420. #define MUX_PA15F_TCC0_WO1 _L_(5)
  421. #define PINMUX_PA15F_TCC0_WO1 ((PIN_PA15F_TCC0_WO1 << 16) | MUX_PA15F_TCC0_WO1)
  422. #define PORT_PA15F_TCC0_WO1 (_UL_(1) << 15)
  423. #define PIN_PA06F_TCC0_WO2 _L_(6) /**< \brief TCC0 signal: WO2 on PA06 mux F */
  424. #define MUX_PA06F_TCC0_WO2 _L_(5)
  425. #define PINMUX_PA06F_TCC0_WO2 ((PIN_PA06F_TCC0_WO2 << 16) | MUX_PA06F_TCC0_WO2)
  426. #define PORT_PA06F_TCC0_WO2 (_UL_(1) << 6)
  427. #define PIN_PA10F_TCC0_WO2 _L_(10) /**< \brief TCC0 signal: WO2 on PA10 mux F */
  428. #define MUX_PA10F_TCC0_WO2 _L_(5)
  429. #define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2)
  430. #define PORT_PA10F_TCC0_WO2 (_UL_(1) << 10)
  431. #define PIN_PA30F_TCC0_WO2 _L_(30) /**< \brief TCC0 signal: WO2 on PA30 mux F */
  432. #define MUX_PA30F_TCC0_WO2 _L_(5)
  433. #define PINMUX_PA30F_TCC0_WO2 ((PIN_PA30F_TCC0_WO2 << 16) | MUX_PA30F_TCC0_WO2)
  434. #define PORT_PA30F_TCC0_WO2 (_UL_(1) << 30)
  435. #define PIN_PA08E_TCC0_WO2 _L_(8) /**< \brief TCC0 signal: WO2 on PA08 mux E */
  436. #define MUX_PA08E_TCC0_WO2 _L_(4)
  437. #define PINMUX_PA08E_TCC0_WO2 ((PIN_PA08E_TCC0_WO2 << 16) | MUX_PA08E_TCC0_WO2)
  438. #define PORT_PA08E_TCC0_WO2 (_UL_(1) << 8)
  439. #define PIN_PA24E_TCC0_WO2 _L_(24) /**< \brief TCC0 signal: WO2 on PA24 mux E */
  440. #define MUX_PA24E_TCC0_WO2 _L_(4)
  441. #define PINMUX_PA24E_TCC0_WO2 ((PIN_PA24E_TCC0_WO2 << 16) | MUX_PA24E_TCC0_WO2)
  442. #define PORT_PA24E_TCC0_WO2 (_UL_(1) << 24)
  443. #define PIN_PA07F_TCC0_WO3 _L_(7) /**< \brief TCC0 signal: WO3 on PA07 mux F */
  444. #define MUX_PA07F_TCC0_WO3 _L_(5)
  445. #define PINMUX_PA07F_TCC0_WO3 ((PIN_PA07F_TCC0_WO3 << 16) | MUX_PA07F_TCC0_WO3)
  446. #define PORT_PA07F_TCC0_WO3 (_UL_(1) << 7)
  447. #define PIN_PA11F_TCC0_WO3 _L_(11) /**< \brief TCC0 signal: WO3 on PA11 mux F */
  448. #define MUX_PA11F_TCC0_WO3 _L_(5)
  449. #define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3)
  450. #define PORT_PA11F_TCC0_WO3 (_UL_(1) << 11)
  451. #define PIN_PA31F_TCC0_WO3 _L_(31) /**< \brief TCC0 signal: WO3 on PA31 mux F */
  452. #define MUX_PA31F_TCC0_WO3 _L_(5)
  453. #define PINMUX_PA31F_TCC0_WO3 ((PIN_PA31F_TCC0_WO3 << 16) | MUX_PA31F_TCC0_WO3)
  454. #define PORT_PA31F_TCC0_WO3 (_UL_(1) << 31)
  455. #define PIN_PA09E_TCC0_WO3 _L_(9) /**< \brief TCC0 signal: WO3 on PA09 mux E */
  456. #define MUX_PA09E_TCC0_WO3 _L_(4)
  457. #define PINMUX_PA09E_TCC0_WO3 ((PIN_PA09E_TCC0_WO3 << 16) | MUX_PA09E_TCC0_WO3)
  458. #define PORT_PA09E_TCC0_WO3 (_UL_(1) << 9)
  459. #define PIN_PA25E_TCC0_WO3 _L_(25) /**< \brief TCC0 signal: WO3 on PA25 mux E */
  460. #define MUX_PA25E_TCC0_WO3 _L_(4)
  461. #define PINMUX_PA25E_TCC0_WO3 ((PIN_PA25E_TCC0_WO3 << 16) | MUX_PA25E_TCC0_WO3)
  462. #define PORT_PA25E_TCC0_WO3 (_UL_(1) << 25)
  463. #define PIN_PA22F_TCC0_WO4 _L_(22) /**< \brief TCC0 signal: WO4 on PA22 mux F */
  464. #define MUX_PA22F_TCC0_WO4 _L_(5)
  465. #define PINMUX_PA22F_TCC0_WO4 ((PIN_PA22F_TCC0_WO4 << 16) | MUX_PA22F_TCC0_WO4)
  466. #define PORT_PA22F_TCC0_WO4 (_UL_(1) << 22)
  467. #define PIN_PA24F_TCC0_WO4 _L_(24) /**< \brief TCC0 signal: WO4 on PA24 mux F */
  468. #define MUX_PA24F_TCC0_WO4 _L_(5)
  469. #define PINMUX_PA24F_TCC0_WO4 ((PIN_PA24F_TCC0_WO4 << 16) | MUX_PA24F_TCC0_WO4)
  470. #define PORT_PA24F_TCC0_WO4 (_UL_(1) << 24)
  471. #define PIN_PA08F_TCC0_WO4 _L_(8) /**< \brief TCC0 signal: WO4 on PA08 mux F */
  472. #define MUX_PA08F_TCC0_WO4 _L_(5)
  473. #define PINMUX_PA08F_TCC0_WO4 ((PIN_PA08F_TCC0_WO4 << 16) | MUX_PA08F_TCC0_WO4)
  474. #define PORT_PA08F_TCC0_WO4 (_UL_(1) << 8)
  475. #define PIN_PA23F_TCC0_WO5 _L_(23) /**< \brief TCC0 signal: WO5 on PA23 mux F */
  476. #define MUX_PA23F_TCC0_WO5 _L_(5)
  477. #define PINMUX_PA23F_TCC0_WO5 ((PIN_PA23F_TCC0_WO5 << 16) | MUX_PA23F_TCC0_WO5)
  478. #define PORT_PA23F_TCC0_WO5 (_UL_(1) << 23)
  479. #define PIN_PA25F_TCC0_WO5 _L_(25) /**< \brief TCC0 signal: WO5 on PA25 mux F */
  480. #define MUX_PA25F_TCC0_WO5 _L_(5)
  481. #define PINMUX_PA25F_TCC0_WO5 ((PIN_PA25F_TCC0_WO5 << 16) | MUX_PA25F_TCC0_WO5)
  482. #define PORT_PA25F_TCC0_WO5 (_UL_(1) << 25)
  483. #define PIN_PA09F_TCC0_WO5 _L_(9) /**< \brief TCC0 signal: WO5 on PA09 mux F */
  484. #define MUX_PA09F_TCC0_WO5 _L_(5)
  485. #define PINMUX_PA09F_TCC0_WO5 ((PIN_PA09F_TCC0_WO5 << 16) | MUX_PA09F_TCC0_WO5)
  486. #define PORT_PA09F_TCC0_WO5 (_UL_(1) << 9)
  487. #define PIN_PA16F_TCC0_WO6 _L_(16) /**< \brief TCC0 signal: WO6 on PA16 mux F */
  488. #define MUX_PA16F_TCC0_WO6 _L_(5)
  489. #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6)
  490. #define PORT_PA16F_TCC0_WO6 (_UL_(1) << 16)
  491. #define PIN_PA17F_TCC0_WO7 _L_(17) /**< \brief TCC0 signal: WO7 on PA17 mux F */
  492. #define MUX_PA17F_TCC0_WO7 _L_(5)
  493. #define PINMUX_PA17F_TCC0_WO7 ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7)
  494. #define PORT_PA17F_TCC0_WO7 (_UL_(1) << 17)
  495. /* ========== PORT definition for TC1 peripheral ========== */
  496. #define PIN_PA04E_TC1_WO0 _L_(4) /**< \brief TC1 signal: WO0 on PA04 mux E */
  497. #define MUX_PA04E_TC1_WO0 _L_(4)
  498. #define PINMUX_PA04E_TC1_WO0 ((PIN_PA04E_TC1_WO0 << 16) | MUX_PA04E_TC1_WO0)
  499. #define PORT_PA04E_TC1_WO0 (_UL_(1) << 4)
  500. #define PIN_PA14E_TC1_WO0 _L_(14) /**< \brief TC1 signal: WO0 on PA14 mux E */
  501. #define MUX_PA14E_TC1_WO0 _L_(4)
  502. #define PINMUX_PA14E_TC1_WO0 ((PIN_PA14E_TC1_WO0 << 16) | MUX_PA14E_TC1_WO0)
  503. #define PORT_PA14E_TC1_WO0 (_UL_(1) << 14)
  504. #define PIN_PA16E_TC1_WO0 _L_(16) /**< \brief TC1 signal: WO0 on PA16 mux E */
  505. #define MUX_PA16E_TC1_WO0 _L_(4)
  506. #define PINMUX_PA16E_TC1_WO0 ((PIN_PA16E_TC1_WO0 << 16) | MUX_PA16E_TC1_WO0)
  507. #define PORT_PA16E_TC1_WO0 (_UL_(1) << 16)
  508. #define PIN_PA22E_TC1_WO0 _L_(22) /**< \brief TC1 signal: WO0 on PA22 mux E */
  509. #define MUX_PA22E_TC1_WO0 _L_(4)
  510. #define PINMUX_PA22E_TC1_WO0 ((PIN_PA22E_TC1_WO0 << 16) | MUX_PA22E_TC1_WO0)
  511. #define PORT_PA22E_TC1_WO0 (_UL_(1) << 22)
  512. #define PIN_PA05E_TC1_WO1 _L_(5) /**< \brief TC1 signal: WO1 on PA05 mux E */
  513. #define MUX_PA05E_TC1_WO1 _L_(4)
  514. #define PINMUX_PA05E_TC1_WO1 ((PIN_PA05E_TC1_WO1 << 16) | MUX_PA05E_TC1_WO1)
  515. #define PORT_PA05E_TC1_WO1 (_UL_(1) << 5)
  516. #define PIN_PA15E_TC1_WO1 _L_(15) /**< \brief TC1 signal: WO1 on PA15 mux E */
  517. #define MUX_PA15E_TC1_WO1 _L_(4)
  518. #define PINMUX_PA15E_TC1_WO1 ((PIN_PA15E_TC1_WO1 << 16) | MUX_PA15E_TC1_WO1)
  519. #define PORT_PA15E_TC1_WO1 (_UL_(1) << 15)
  520. #define PIN_PA17E_TC1_WO1 _L_(17) /**< \brief TC1 signal: WO1 on PA17 mux E */
  521. #define MUX_PA17E_TC1_WO1 _L_(4)
  522. #define PINMUX_PA17E_TC1_WO1 ((PIN_PA17E_TC1_WO1 << 16) | MUX_PA17E_TC1_WO1)
  523. #define PORT_PA17E_TC1_WO1 (_UL_(1) << 17)
  524. #define PIN_PA23E_TC1_WO1 _L_(23) /**< \brief TC1 signal: WO1 on PA23 mux E */
  525. #define MUX_PA23E_TC1_WO1 _L_(4)
  526. #define PINMUX_PA23E_TC1_WO1 ((PIN_PA23E_TC1_WO1 << 16) | MUX_PA23E_TC1_WO1)
  527. #define PORT_PA23E_TC1_WO1 (_UL_(1) << 23)
  528. /* ========== PORT definition for TC2 peripheral ========== */
  529. #define PIN_PA06E_TC2_WO0 _L_(6) /**< \brief TC2 signal: WO0 on PA06 mux E */
  530. #define MUX_PA06E_TC2_WO0 _L_(4)
  531. #define PINMUX_PA06E_TC2_WO0 ((PIN_PA06E_TC2_WO0 << 16) | MUX_PA06E_TC2_WO0)
  532. #define PORT_PA06E_TC2_WO0 (_UL_(1) << 6)
  533. #define PIN_PA10E_TC2_WO0 _L_(10) /**< \brief TC2 signal: WO0 on PA10 mux E */
  534. #define MUX_PA10E_TC2_WO0 _L_(4)
  535. #define PINMUX_PA10E_TC2_WO0 ((PIN_PA10E_TC2_WO0 << 16) | MUX_PA10E_TC2_WO0)
  536. #define PORT_PA10E_TC2_WO0 (_UL_(1) << 10)
  537. #define PIN_PA30E_TC2_WO0 _L_(30) /**< \brief TC2 signal: WO0 on PA30 mux E */
  538. #define MUX_PA30E_TC2_WO0 _L_(4)
  539. #define PINMUX_PA30E_TC2_WO0 ((PIN_PA30E_TC2_WO0 << 16) | MUX_PA30E_TC2_WO0)
  540. #define PORT_PA30E_TC2_WO0 (_UL_(1) << 30)
  541. #define PIN_PA07E_TC2_WO1 _L_(7) /**< \brief TC2 signal: WO1 on PA07 mux E */
  542. #define MUX_PA07E_TC2_WO1 _L_(4)
  543. #define PINMUX_PA07E_TC2_WO1 ((PIN_PA07E_TC2_WO1 << 16) | MUX_PA07E_TC2_WO1)
  544. #define PORT_PA07E_TC2_WO1 (_UL_(1) << 7)
  545. #define PIN_PA11E_TC2_WO1 _L_(11) /**< \brief TC2 signal: WO1 on PA11 mux E */
  546. #define MUX_PA11E_TC2_WO1 _L_(4)
  547. #define PINMUX_PA11E_TC2_WO1 ((PIN_PA11E_TC2_WO1 << 16) | MUX_PA11E_TC2_WO1)
  548. #define PORT_PA11E_TC2_WO1 (_UL_(1) << 11)
  549. #define PIN_PA31E_TC2_WO1 _L_(31) /**< \brief TC2 signal: WO1 on PA31 mux E */
  550. #define MUX_PA31E_TC2_WO1 _L_(4)
  551. #define PINMUX_PA31E_TC2_WO1 ((PIN_PA31E_TC2_WO1 << 16) | MUX_PA31E_TC2_WO1)
  552. #define PORT_PA31E_TC2_WO1 (_UL_(1) << 31)
  553. /* ========== PORT definition for ADC peripheral ========== */
  554. #define PIN_PA02B_ADC_AIN0 _L_(2) /**< \brief ADC signal: AIN0 on PA02 mux B */
  555. #define MUX_PA02B_ADC_AIN0 _L_(1)
  556. #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0)
  557. #define PORT_PA02B_ADC_AIN0 (_UL_(1) << 2)
  558. #define PIN_PA03B_ADC_AIN1 _L_(3) /**< \brief ADC signal: AIN1 on PA03 mux B */
  559. #define MUX_PA03B_ADC_AIN1 _L_(1)
  560. #define PINMUX_PA03B_ADC_AIN1 ((PIN_PA03B_ADC_AIN1 << 16) | MUX_PA03B_ADC_AIN1)
  561. #define PORT_PA03B_ADC_AIN1 (_UL_(1) << 3)
  562. #define PIN_PA04B_ADC_AIN2 _L_(4) /**< \brief ADC signal: AIN2 on PA04 mux B */
  563. #define MUX_PA04B_ADC_AIN2 _L_(1)
  564. #define PINMUX_PA04B_ADC_AIN2 ((PIN_PA04B_ADC_AIN2 << 16) | MUX_PA04B_ADC_AIN2)
  565. #define PORT_PA04B_ADC_AIN2 (_UL_(1) << 4)
  566. #define PIN_PA05B_ADC_AIN3 _L_(5) /**< \brief ADC signal: AIN3 on PA05 mux B */
  567. #define MUX_PA05B_ADC_AIN3 _L_(1)
  568. #define PINMUX_PA05B_ADC_AIN3 ((PIN_PA05B_ADC_AIN3 << 16) | MUX_PA05B_ADC_AIN3)
  569. #define PORT_PA05B_ADC_AIN3 (_UL_(1) << 5)
  570. #define PIN_PA06B_ADC_AIN4 _L_(6) /**< \brief ADC signal: AIN4 on PA06 mux B */
  571. #define MUX_PA06B_ADC_AIN4 _L_(1)
  572. #define PINMUX_PA06B_ADC_AIN4 ((PIN_PA06B_ADC_AIN4 << 16) | MUX_PA06B_ADC_AIN4)
  573. #define PORT_PA06B_ADC_AIN4 (_UL_(1) << 6)
  574. #define PIN_PA07B_ADC_AIN5 _L_(7) /**< \brief ADC signal: AIN5 on PA07 mux B */
  575. #define MUX_PA07B_ADC_AIN5 _L_(1)
  576. #define PINMUX_PA07B_ADC_AIN5 ((PIN_PA07B_ADC_AIN5 << 16) | MUX_PA07B_ADC_AIN5)
  577. #define PORT_PA07B_ADC_AIN5 (_UL_(1) << 7)
  578. #define PIN_PA14B_ADC_AIN6 _L_(14) /**< \brief ADC signal: AIN6 on PA14 mux B */
  579. #define MUX_PA14B_ADC_AIN6 _L_(1)
  580. #define PINMUX_PA14B_ADC_AIN6 ((PIN_PA14B_ADC_AIN6 << 16) | MUX_PA14B_ADC_AIN6)
  581. #define PORT_PA14B_ADC_AIN6 (_UL_(1) << 14)
  582. #define PIN_PA15B_ADC_AIN7 _L_(15) /**< \brief ADC signal: AIN7 on PA15 mux B */
  583. #define MUX_PA15B_ADC_AIN7 _L_(1)
  584. #define PINMUX_PA15B_ADC_AIN7 ((PIN_PA15B_ADC_AIN7 << 16) | MUX_PA15B_ADC_AIN7)
  585. #define PORT_PA15B_ADC_AIN7 (_UL_(1) << 15)
  586. #define PIN_PA10B_ADC_AIN8 _L_(10) /**< \brief ADC signal: AIN8 on PA10 mux B */
  587. #define MUX_PA10B_ADC_AIN8 _L_(1)
  588. #define PINMUX_PA10B_ADC_AIN8 ((PIN_PA10B_ADC_AIN8 << 16) | MUX_PA10B_ADC_AIN8)
  589. #define PORT_PA10B_ADC_AIN8 (_UL_(1) << 10)
  590. #define PIN_PA11B_ADC_AIN9 _L_(11) /**< \brief ADC signal: AIN9 on PA11 mux B */
  591. #define MUX_PA11B_ADC_AIN9 _L_(1)
  592. #define PINMUX_PA11B_ADC_AIN9 ((PIN_PA11B_ADC_AIN9 << 16) | MUX_PA11B_ADC_AIN9)
  593. #define PORT_PA11B_ADC_AIN9 (_UL_(1) << 11)
  594. #define PIN_PA04B_ADC_VREFP _L_(4) /**< \brief ADC signal: VREFP on PA04 mux B */
  595. #define MUX_PA04B_ADC_VREFP _L_(1)
  596. #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP)
  597. #define PORT_PA04B_ADC_VREFP (_UL_(1) << 4)
  598. /* ========== PORT definition for AC peripheral ========== */
  599. #define PIN_PA04B_AC_AIN0 _L_(4) /**< \brief AC signal: AIN0 on PA04 mux B */
  600. #define MUX_PA04B_AC_AIN0 _L_(1)
  601. #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
  602. #define PORT_PA04B_AC_AIN0 (_UL_(1) << 4)
  603. #define PIN_PA05B_AC_AIN1 _L_(5) /**< \brief AC signal: AIN1 on PA05 mux B */
  604. #define MUX_PA05B_AC_AIN1 _L_(1)
  605. #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
  606. #define PORT_PA05B_AC_AIN1 (_UL_(1) << 5)
  607. #define PIN_PA06B_AC_AIN2 _L_(6) /**< \brief AC signal: AIN2 on PA06 mux B */
  608. #define MUX_PA06B_AC_AIN2 _L_(1)
  609. #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
  610. #define PORT_PA06B_AC_AIN2 (_UL_(1) << 6)
  611. #define PIN_PA07B_AC_AIN3 _L_(7) /**< \brief AC signal: AIN3 on PA07 mux B */
  612. #define MUX_PA07B_AC_AIN3 _L_(1)
  613. #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
  614. #define PORT_PA07B_AC_AIN3 (_UL_(1) << 7)
  615. #define PIN_PA14G_AC_CMP0 _L_(14) /**< \brief AC signal: CMP0 on PA14 mux G */
  616. #define MUX_PA14G_AC_CMP0 _L_(6)
  617. #define PINMUX_PA14G_AC_CMP0 ((PIN_PA14G_AC_CMP0 << 16) | MUX_PA14G_AC_CMP0)
  618. #define PORT_PA14G_AC_CMP0 (_UL_(1) << 14)
  619. #define PIN_PA10G_AC_CMP0 _L_(10) /**< \brief AC signal: CMP0 on PA10 mux G */
  620. #define MUX_PA10G_AC_CMP0 _L_(6)
  621. #define PINMUX_PA10G_AC_CMP0 ((PIN_PA10G_AC_CMP0 << 16) | MUX_PA10G_AC_CMP0)
  622. #define PORT_PA10G_AC_CMP0 (_UL_(1) << 10)
  623. #define PIN_PA15G_AC_CMP1 _L_(15) /**< \brief AC signal: CMP1 on PA15 mux G */
  624. #define MUX_PA15G_AC_CMP1 _L_(6)
  625. #define PINMUX_PA15G_AC_CMP1 ((PIN_PA15G_AC_CMP1 << 16) | MUX_PA15G_AC_CMP1)
  626. #define PORT_PA15G_AC_CMP1 (_UL_(1) << 15)
  627. #define PIN_PA11G_AC_CMP1 _L_(11) /**< \brief AC signal: CMP1 on PA11 mux G */
  628. #define MUX_PA11G_AC_CMP1 _L_(6)
  629. #define PINMUX_PA11G_AC_CMP1 ((PIN_PA11G_AC_CMP1 << 16) | MUX_PA11G_AC_CMP1)
  630. #define PORT_PA11G_AC_CMP1 (_UL_(1) << 11)
  631. /* ========== PORT definition for DAC peripheral ========== */
  632. #define PIN_PA02B_DAC_VOUT _L_(2) /**< \brief DAC signal: VOUT on PA02 mux B */
  633. #define MUX_PA02B_DAC_VOUT _L_(1)
  634. #define PINMUX_PA02B_DAC_VOUT ((PIN_PA02B_DAC_VOUT << 16) | MUX_PA02B_DAC_VOUT)
  635. #define PORT_PA02B_DAC_VOUT (_UL_(1) << 2)
  636. #define PIN_PA03B_DAC_VREFP _L_(3) /**< \brief DAC signal: VREFP on PA03 mux B */
  637. #define MUX_PA03B_DAC_VREFP _L_(1)
  638. #define PINMUX_PA03B_DAC_VREFP ((PIN_PA03B_DAC_VREFP << 16) | MUX_PA03B_DAC_VREFP)
  639. #define PORT_PA03B_DAC_VREFP (_UL_(1) << 3)
  640. #endif /* _SAMD11D14AM_PIO_ */