| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576 |
- /**
- * \file
- *
- * \brief Instance description for NVMCTRL
- *
- * Copyright (c) 2018 Microchip Technology Inc.
- *
- * \asf_license_start
- *
- * \page License
- *
- * SPDX-License-Identifier: Apache-2.0
- *
- * Licensed under the Apache License, Version 2.0 (the "License"); you may
- * not use this file except in compliance with the License.
- * You may obtain a copy of the Licence at
- *
- * http://www.apache.org/licenses/LICENSE-2.0
- *
- * Unless required by applicable law or agreed to in writing, software
- * distributed under the License is distributed on an AS IS BASIS, WITHOUT
- * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
- * See the License for the specific language governing permissions and
- * limitations under the License.
- *
- * \asf_license_stop
- *
- */
- #ifndef _SAMD11_NVMCTRL_INSTANCE_
- #define _SAMD11_NVMCTRL_INSTANCE_
- /* ========== Register definition for NVMCTRL peripheral ========== */
- #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
- #define REG_NVMCTRL_CTRLA (0x41004000) /**< \brief (NVMCTRL) Control A */
- #define REG_NVMCTRL_CTRLB (0x41004004) /**< \brief (NVMCTRL) Control B */
- #define REG_NVMCTRL_PARAM (0x41004008) /**< \brief (NVMCTRL) NVM Parameter */
- #define REG_NVMCTRL_INTENCLR (0x4100400C) /**< \brief (NVMCTRL) Interrupt Enable Clear */
- #define REG_NVMCTRL_INTENSET (0x41004010) /**< \brief (NVMCTRL) Interrupt Enable Set */
- #define REG_NVMCTRL_INTFLAG (0x41004014) /**< \brief (NVMCTRL) Interrupt Flag Status and Clear */
- #define REG_NVMCTRL_STATUS (0x41004018) /**< \brief (NVMCTRL) Status */
- #define REG_NVMCTRL_ADDR (0x4100401C) /**< \brief (NVMCTRL) Address */
- #define REG_NVMCTRL_LOCK (0x41004020) /**< \brief (NVMCTRL) Lock Section */
- #else
- #define REG_NVMCTRL_CTRLA (*(RwReg16*)0x41004000UL) /**< \brief (NVMCTRL) Control A */
- #define REG_NVMCTRL_CTRLB (*(RwReg *)0x41004004UL) /**< \brief (NVMCTRL) Control B */
- #define REG_NVMCTRL_PARAM (*(RwReg *)0x41004008UL) /**< \brief (NVMCTRL) NVM Parameter */
- #define REG_NVMCTRL_INTENCLR (*(RwReg8 *)0x4100400CUL) /**< \brief (NVMCTRL) Interrupt Enable Clear */
- #define REG_NVMCTRL_INTENSET (*(RwReg8 *)0x41004010UL) /**< \brief (NVMCTRL) Interrupt Enable Set */
- #define REG_NVMCTRL_INTFLAG (*(RwReg8 *)0x41004014UL) /**< \brief (NVMCTRL) Interrupt Flag Status and Clear */
- #define REG_NVMCTRL_STATUS (*(RwReg16*)0x41004018UL) /**< \brief (NVMCTRL) Status */
- #define REG_NVMCTRL_ADDR (*(RwReg *)0x4100401CUL) /**< \brief (NVMCTRL) Address */
- #define REG_NVMCTRL_LOCK (*(RwReg16*)0x41004020UL) /**< \brief (NVMCTRL) Lock Section */
- #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
- /* ========== Instance parameters for NVMCTRL peripheral ========== */
- #define NVMCTRL_AUX0_ADDRESS 0x00804000
- #define NVMCTRL_AUX1_ADDRESS 0x00806000
- #define NVMCTRL_AUX2_ADDRESS 0x00808000
- #define NVMCTRL_AUX3_ADDRESS 0x0080A000
- #define NVMCTRL_CLK_AHB_ID 4 // Index of AHB Clock in PM.AHBMASK register
- #define NVMCTRL_FACTORY_WORD_IMPLEMENTED_MASK 0xC0000007FFFFFFFF
- #define NVMCTRL_FLASH_SIZE 16384
- #define NVMCTRL_LOCKBIT_ADDRESS 0x00802000
- #define NVMCTRL_PAGE_HW 32
- #define NVMCTRL_PAGE_SIZE 64
- #define NVMCTRL_PAGE_W 16
- #define NVMCTRL_PMSB 3
- #define NVMCTRL_PSZ_BITS 6
- #define NVMCTRL_ROW_PAGES 4
- #define NVMCTRL_ROW_SIZE 256
- #define NVMCTRL_USER_PAGE_ADDRESS 0x00800000
- #define NVMCTRL_USER_PAGE_OFFSET 0x00800000
- #define NVMCTRL_USER_WORD_IMPLEMENTED_MASK 0xC01FFFFFFFFFFFFF
- #endif /* _SAMD11_NVMCTRL_INSTANCE_ */
|