nvmctrl.h 3.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /**
  2. * \file
  3. *
  4. * \brief Instance description for NVMCTRL
  5. *
  6. * Copyright (c) 2018 Microchip Technology Inc.
  7. *
  8. * \asf_license_start
  9. *
  10. * \page License
  11. *
  12. * SPDX-License-Identifier: Apache-2.0
  13. *
  14. * Licensed under the Apache License, Version 2.0 (the "License"); you may
  15. * not use this file except in compliance with the License.
  16. * You may obtain a copy of the Licence at
  17. *
  18. * http://www.apache.org/licenses/LICENSE-2.0
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  22. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. * \asf_license_stop
  27. *
  28. */
  29. #ifndef _SAMD11_NVMCTRL_INSTANCE_
  30. #define _SAMD11_NVMCTRL_INSTANCE_
  31. /* ========== Register definition for NVMCTRL peripheral ========== */
  32. #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
  33. #define REG_NVMCTRL_CTRLA (0x41004000) /**< \brief (NVMCTRL) Control A */
  34. #define REG_NVMCTRL_CTRLB (0x41004004) /**< \brief (NVMCTRL) Control B */
  35. #define REG_NVMCTRL_PARAM (0x41004008) /**< \brief (NVMCTRL) NVM Parameter */
  36. #define REG_NVMCTRL_INTENCLR (0x4100400C) /**< \brief (NVMCTRL) Interrupt Enable Clear */
  37. #define REG_NVMCTRL_INTENSET (0x41004010) /**< \brief (NVMCTRL) Interrupt Enable Set */
  38. #define REG_NVMCTRL_INTFLAG (0x41004014) /**< \brief (NVMCTRL) Interrupt Flag Status and Clear */
  39. #define REG_NVMCTRL_STATUS (0x41004018) /**< \brief (NVMCTRL) Status */
  40. #define REG_NVMCTRL_ADDR (0x4100401C) /**< \brief (NVMCTRL) Address */
  41. #define REG_NVMCTRL_LOCK (0x41004020) /**< \brief (NVMCTRL) Lock Section */
  42. #else
  43. #define REG_NVMCTRL_CTRLA (*(RwReg16*)0x41004000UL) /**< \brief (NVMCTRL) Control A */
  44. #define REG_NVMCTRL_CTRLB (*(RwReg *)0x41004004UL) /**< \brief (NVMCTRL) Control B */
  45. #define REG_NVMCTRL_PARAM (*(RwReg *)0x41004008UL) /**< \brief (NVMCTRL) NVM Parameter */
  46. #define REG_NVMCTRL_INTENCLR (*(RwReg8 *)0x4100400CUL) /**< \brief (NVMCTRL) Interrupt Enable Clear */
  47. #define REG_NVMCTRL_INTENSET (*(RwReg8 *)0x41004010UL) /**< \brief (NVMCTRL) Interrupt Enable Set */
  48. #define REG_NVMCTRL_INTFLAG (*(RwReg8 *)0x41004014UL) /**< \brief (NVMCTRL) Interrupt Flag Status and Clear */
  49. #define REG_NVMCTRL_STATUS (*(RwReg16*)0x41004018UL) /**< \brief (NVMCTRL) Status */
  50. #define REG_NVMCTRL_ADDR (*(RwReg *)0x4100401CUL) /**< \brief (NVMCTRL) Address */
  51. #define REG_NVMCTRL_LOCK (*(RwReg16*)0x41004020UL) /**< \brief (NVMCTRL) Lock Section */
  52. #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
  53. /* ========== Instance parameters for NVMCTRL peripheral ========== */
  54. #define NVMCTRL_AUX0_ADDRESS 0x00804000
  55. #define NVMCTRL_AUX1_ADDRESS 0x00806000
  56. #define NVMCTRL_AUX2_ADDRESS 0x00808000
  57. #define NVMCTRL_AUX3_ADDRESS 0x0080A000
  58. #define NVMCTRL_CLK_AHB_ID 4 // Index of AHB Clock in PM.AHBMASK register
  59. #define NVMCTRL_FACTORY_WORD_IMPLEMENTED_MASK 0xC0000007FFFFFFFF
  60. #define NVMCTRL_FLASH_SIZE 16384
  61. #define NVMCTRL_LOCKBIT_ADDRESS 0x00802000
  62. #define NVMCTRL_PAGE_HW 32
  63. #define NVMCTRL_PAGE_SIZE 64
  64. #define NVMCTRL_PAGE_W 16
  65. #define NVMCTRL_PMSB 3
  66. #define NVMCTRL_PSZ_BITS 6
  67. #define NVMCTRL_ROW_PAGES 4
  68. #define NVMCTRL_ROW_SIZE 256
  69. #define NVMCTRL_USER_PAGE_ADDRESS 0x00800000
  70. #define NVMCTRL_USER_PAGE_OFFSET 0x00800000
  71. #define NVMCTRL_USER_WORD_IMPLEMENTED_MASK 0xC01FFFFFFFFFFFFF
  72. #endif /* _SAMD11_NVMCTRL_INSTANCE_ */