samd11c14a.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /**
  2. * \file
  3. *
  4. * \brief Peripheral I/O description for SAMD11C14A
  5. *
  6. * Copyright (c) 2018 Microchip Technology Inc.
  7. *
  8. * \asf_license_start
  9. *
  10. * \page License
  11. *
  12. * SPDX-License-Identifier: Apache-2.0
  13. *
  14. * Licensed under the Apache License, Version 2.0 (the "License"); you may
  15. * not use this file except in compliance with the License.
  16. * You may obtain a copy of the Licence at
  17. *
  18. * http://www.apache.org/licenses/LICENSE-2.0
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  22. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. * \asf_license_stop
  27. *
  28. */
  29. #ifndef _SAMD11C14A_PIO_
  30. #define _SAMD11C14A_PIO_
  31. #define PIN_PA02 2 /**< \brief Pin Number for PA02 */
  32. #define PORT_PA02 (_UL_(1) << 2) /**< \brief PORT Mask for PA02 */
  33. #define PIN_PA04 4 /**< \brief Pin Number for PA04 */
  34. #define PORT_PA04 (_UL_(1) << 4) /**< \brief PORT Mask for PA04 */
  35. #define PIN_PA05 5 /**< \brief Pin Number for PA05 */
  36. #define PORT_PA05 (_UL_(1) << 5) /**< \brief PORT Mask for PA05 */
  37. #define PIN_PA08 8 /**< \brief Pin Number for PA08 */
  38. #define PORT_PA08 (_UL_(1) << 8) /**< \brief PORT Mask for PA08 */
  39. #define PIN_PA09 9 /**< \brief Pin Number for PA09 */
  40. #define PORT_PA09 (_UL_(1) << 9) /**< \brief PORT Mask for PA09 */
  41. #define PIN_PA14 14 /**< \brief Pin Number for PA14 */
  42. #define PORT_PA14 (_UL_(1) << 14) /**< \brief PORT Mask for PA14 */
  43. #define PIN_PA15 15 /**< \brief Pin Number for PA15 */
  44. #define PORT_PA15 (_UL_(1) << 15) /**< \brief PORT Mask for PA15 */
  45. #define PIN_PA24 24 /**< \brief Pin Number for PA24 */
  46. #define PORT_PA24 (_UL_(1) << 24) /**< \brief PORT Mask for PA24 */
  47. #define PIN_PA25 25 /**< \brief Pin Number for PA25 */
  48. #define PORT_PA25 (_UL_(1) << 25) /**< \brief PORT Mask for PA25 */
  49. #define PIN_PA28 28 /**< \brief Pin Number for PA28 */
  50. #define PORT_PA28 (_UL_(1) << 28) /**< \brief PORT Mask for PA28 */
  51. #define PIN_PA30 30 /**< \brief Pin Number for PA30 */
  52. #define PORT_PA30 (_UL_(1) << 30) /**< \brief PORT Mask for PA30 */
  53. #define PIN_PA31 31 /**< \brief Pin Number for PA31 */
  54. #define PORT_PA31 (_UL_(1) << 31) /**< \brief PORT Mask for PA31 */
  55. /* ========== PORT definition for CORE peripheral ========== */
  56. #define PIN_PA30G_CORE_SWCLK _L_(30) /**< \brief CORE signal: SWCLK on PA30 mux G */
  57. #define MUX_PA30G_CORE_SWCLK _L_(6)
  58. #define PINMUX_PA30G_CORE_SWCLK ((PIN_PA30G_CORE_SWCLK << 16) | MUX_PA30G_CORE_SWCLK)
  59. #define PORT_PA30G_CORE_SWCLK (_UL_(1) << 30)
  60. /* ========== PORT definition for GCLK peripheral ========== */
  61. #define PIN_PA08H_GCLK_IO0 _L_(8) /**< \brief GCLK signal: IO0 on PA08 mux H */
  62. #define MUX_PA08H_GCLK_IO0 _L_(7)
  63. #define PINMUX_PA08H_GCLK_IO0 ((PIN_PA08H_GCLK_IO0 << 16) | MUX_PA08H_GCLK_IO0)
  64. #define PORT_PA08H_GCLK_IO0 (_UL_(1) << 8)
  65. #define PIN_PA24H_GCLK_IO0 _L_(24) /**< \brief GCLK signal: IO0 on PA24 mux H */
  66. #define MUX_PA24H_GCLK_IO0 _L_(7)
  67. #define PINMUX_PA24H_GCLK_IO0 ((PIN_PA24H_GCLK_IO0 << 16) | MUX_PA24H_GCLK_IO0)
  68. #define PORT_PA24H_GCLK_IO0 (_UL_(1) << 24)
  69. #define PIN_PA25H_GCLK_IO0 _L_(25) /**< \brief GCLK signal: IO0 on PA25 mux H */
  70. #define MUX_PA25H_GCLK_IO0 _L_(7)
  71. #define PINMUX_PA25H_GCLK_IO0 ((PIN_PA25H_GCLK_IO0 << 16) | MUX_PA25H_GCLK_IO0)
  72. #define PORT_PA25H_GCLK_IO0 (_UL_(1) << 25)
  73. #define PIN_PA30H_GCLK_IO0 _L_(30) /**< \brief GCLK signal: IO0 on PA30 mux H */
  74. #define MUX_PA30H_GCLK_IO0 _L_(7)
  75. #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0)
  76. #define PORT_PA30H_GCLK_IO0 (_UL_(1) << 30)
  77. #define PIN_PA31H_GCLK_IO0 _L_(31) /**< \brief GCLK signal: IO0 on PA31 mux H */
  78. #define MUX_PA31H_GCLK_IO0 _L_(7)
  79. #define PINMUX_PA31H_GCLK_IO0 ((PIN_PA31H_GCLK_IO0 << 16) | MUX_PA31H_GCLK_IO0)
  80. #define PORT_PA31H_GCLK_IO0 (_UL_(1) << 31)
  81. #define PIN_PA09H_GCLK_IO1 _L_(9) /**< \brief GCLK signal: IO1 on PA09 mux H */
  82. #define MUX_PA09H_GCLK_IO1 _L_(7)
  83. #define PINMUX_PA09H_GCLK_IO1 ((PIN_PA09H_GCLK_IO1 << 16) | MUX_PA09H_GCLK_IO1)
  84. #define PORT_PA09H_GCLK_IO1 (_UL_(1) << 9)
  85. #define PIN_PA14H_GCLK_IO4 _L_(14) /**< \brief GCLK signal: IO4 on PA14 mux H */
  86. #define MUX_PA14H_GCLK_IO4 _L_(7)
  87. #define PINMUX_PA14H_GCLK_IO4 ((PIN_PA14H_GCLK_IO4 << 16) | MUX_PA14H_GCLK_IO4)
  88. #define PORT_PA14H_GCLK_IO4 (_UL_(1) << 14)
  89. #define PIN_PA15H_GCLK_IO5 _L_(15) /**< \brief GCLK signal: IO5 on PA15 mux H */
  90. #define MUX_PA15H_GCLK_IO5 _L_(7)
  91. #define PINMUX_PA15H_GCLK_IO5 ((PIN_PA15H_GCLK_IO5 << 16) | MUX_PA15H_GCLK_IO5)
  92. #define PORT_PA15H_GCLK_IO5 (_UL_(1) << 15)
  93. /* ========== PORT definition for EIC peripheral ========== */
  94. #define PIN_PA15A_EIC_EXTINT1 _L_(15) /**< \brief EIC signal: EXTINT1 on PA15 mux A */
  95. #define MUX_PA15A_EIC_EXTINT1 _L_(0)
  96. #define PINMUX_PA15A_EIC_EXTINT1 ((PIN_PA15A_EIC_EXTINT1 << 16) | MUX_PA15A_EIC_EXTINT1)
  97. #define PORT_PA15A_EIC_EXTINT1 (_UL_(1) << 15)
  98. #define PIN_PA15A_EIC_EXTINT_NUM _L_(1) /**< \brief EIC signal: PIN_PA15 External Interrupt Line */
  99. #define PIN_PA02A_EIC_EXTINT2 _L_(2) /**< \brief EIC signal: EXTINT2 on PA02 mux A */
  100. #define MUX_PA02A_EIC_EXTINT2 _L_(0)
  101. #define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
  102. #define PORT_PA02A_EIC_EXTINT2 (_UL_(1) << 2)
  103. #define PIN_PA02A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA02 External Interrupt Line */
  104. #define PIN_PA30A_EIC_EXTINT2 _L_(30) /**< \brief EIC signal: EXTINT2 on PA30 mux A */
  105. #define MUX_PA30A_EIC_EXTINT2 _L_(0)
  106. #define PINMUX_PA30A_EIC_EXTINT2 ((PIN_PA30A_EIC_EXTINT2 << 16) | MUX_PA30A_EIC_EXTINT2)
  107. #define PORT_PA30A_EIC_EXTINT2 (_UL_(1) << 30)
  108. #define PIN_PA30A_EIC_EXTINT_NUM _L_(2) /**< \brief EIC signal: PIN_PA30 External Interrupt Line */
  109. #define PIN_PA31A_EIC_EXTINT3 _L_(31) /**< \brief EIC signal: EXTINT3 on PA31 mux A */
  110. #define MUX_PA31A_EIC_EXTINT3 _L_(0)
  111. #define PINMUX_PA31A_EIC_EXTINT3 ((PIN_PA31A_EIC_EXTINT3 << 16) | MUX_PA31A_EIC_EXTINT3)
  112. #define PORT_PA31A_EIC_EXTINT3 (_UL_(1) << 31)
  113. #define PIN_PA31A_EIC_EXTINT_NUM _L_(3) /**< \brief EIC signal: PIN_PA31 External Interrupt Line */
  114. #define PIN_PA04A_EIC_EXTINT4 _L_(4) /**< \brief EIC signal: EXTINT4 on PA04 mux A */
  115. #define MUX_PA04A_EIC_EXTINT4 _L_(0)
  116. #define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
  117. #define PORT_PA04A_EIC_EXTINT4 (_UL_(1) << 4)
  118. #define PIN_PA04A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA04 External Interrupt Line */
  119. #define PIN_PA24A_EIC_EXTINT4 _L_(24) /**< \brief EIC signal: EXTINT4 on PA24 mux A */
  120. #define MUX_PA24A_EIC_EXTINT4 _L_(0)
  121. #define PINMUX_PA24A_EIC_EXTINT4 ((PIN_PA24A_EIC_EXTINT4 << 16) | MUX_PA24A_EIC_EXTINT4)
  122. #define PORT_PA24A_EIC_EXTINT4 (_UL_(1) << 24)
  123. #define PIN_PA24A_EIC_EXTINT_NUM _L_(4) /**< \brief EIC signal: PIN_PA24 External Interrupt Line */
  124. #define PIN_PA05A_EIC_EXTINT5 _L_(5) /**< \brief EIC signal: EXTINT5 on PA05 mux A */
  125. #define MUX_PA05A_EIC_EXTINT5 _L_(0)
  126. #define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
  127. #define PORT_PA05A_EIC_EXTINT5 (_UL_(1) << 5)
  128. #define PIN_PA05A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA05 External Interrupt Line */
  129. #define PIN_PA25A_EIC_EXTINT5 _L_(25) /**< \brief EIC signal: EXTINT5 on PA25 mux A */
  130. #define MUX_PA25A_EIC_EXTINT5 _L_(0)
  131. #define PINMUX_PA25A_EIC_EXTINT5 ((PIN_PA25A_EIC_EXTINT5 << 16) | MUX_PA25A_EIC_EXTINT5)
  132. #define PORT_PA25A_EIC_EXTINT5 (_UL_(1) << 25)
  133. #define PIN_PA25A_EIC_EXTINT_NUM _L_(5) /**< \brief EIC signal: PIN_PA25 External Interrupt Line */
  134. #define PIN_PA08A_EIC_EXTINT6 _L_(8) /**< \brief EIC signal: EXTINT6 on PA08 mux A */
  135. #define MUX_PA08A_EIC_EXTINT6 _L_(0)
  136. #define PINMUX_PA08A_EIC_EXTINT6 ((PIN_PA08A_EIC_EXTINT6 << 16) | MUX_PA08A_EIC_EXTINT6)
  137. #define PORT_PA08A_EIC_EXTINT6 (_UL_(1) << 8)
  138. #define PIN_PA08A_EIC_EXTINT_NUM _L_(6) /**< \brief EIC signal: PIN_PA08 External Interrupt Line */
  139. #define PIN_PA09A_EIC_EXTINT7 _L_(9) /**< \brief EIC signal: EXTINT7 on PA09 mux A */
  140. #define MUX_PA09A_EIC_EXTINT7 _L_(0)
  141. #define PINMUX_PA09A_EIC_EXTINT7 ((PIN_PA09A_EIC_EXTINT7 << 16) | MUX_PA09A_EIC_EXTINT7)
  142. #define PORT_PA09A_EIC_EXTINT7 (_UL_(1) << 9)
  143. #define PIN_PA09A_EIC_EXTINT_NUM _L_(7) /**< \brief EIC signal: PIN_PA09 External Interrupt Line */
  144. #define PIN_PA14A_EIC_NMI _L_(14) /**< \brief EIC signal: NMI on PA14 mux A */
  145. #define MUX_PA14A_EIC_NMI _L_(0)
  146. #define PINMUX_PA14A_EIC_NMI ((PIN_PA14A_EIC_NMI << 16) | MUX_PA14A_EIC_NMI)
  147. #define PORT_PA14A_EIC_NMI (_UL_(1) << 14)
  148. /* ========== PORT definition for USB peripheral ========== */
  149. #define PIN_PA24G_USB_DM _L_(24) /**< \brief USB signal: DM on PA24 mux G */
  150. #define MUX_PA24G_USB_DM _L_(6)
  151. #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM)
  152. #define PORT_PA24G_USB_DM (_UL_(1) << 24)
  153. #define PIN_PA25G_USB_DP _L_(25) /**< \brief USB signal: DP on PA25 mux G */
  154. #define MUX_PA25G_USB_DP _L_(6)
  155. #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP)
  156. #define PORT_PA25G_USB_DP (_UL_(1) << 25)
  157. /* ========== PORT definition for SERCOM0 peripheral ========== */
  158. #define PIN_PA04D_SERCOM0_PAD0 _L_(4) /**< \brief SERCOM0 signal: PAD0 on PA04 mux D */
  159. #define MUX_PA04D_SERCOM0_PAD0 _L_(3)
  160. #define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
  161. #define PORT_PA04D_SERCOM0_PAD0 (_UL_(1) << 4)
  162. #define PIN_PA14C_SERCOM0_PAD0 _L_(14) /**< \brief SERCOM0 signal: PAD0 on PA14 mux C */
  163. #define MUX_PA14C_SERCOM0_PAD0 _L_(2)
  164. #define PINMUX_PA14C_SERCOM0_PAD0 ((PIN_PA14C_SERCOM0_PAD0 << 16) | MUX_PA14C_SERCOM0_PAD0)
  165. #define PORT_PA14C_SERCOM0_PAD0 (_UL_(1) << 14)
  166. #define PIN_PA05D_SERCOM0_PAD1 _L_(5) /**< \brief SERCOM0 signal: PAD1 on PA05 mux D */
  167. #define MUX_PA05D_SERCOM0_PAD1 _L_(3)
  168. #define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
  169. #define PORT_PA05D_SERCOM0_PAD1 (_UL_(1) << 5)
  170. #define PIN_PA15C_SERCOM0_PAD1 _L_(15) /**< \brief SERCOM0 signal: PAD1 on PA15 mux C */
  171. #define MUX_PA15C_SERCOM0_PAD1 _L_(2)
  172. #define PINMUX_PA15C_SERCOM0_PAD1 ((PIN_PA15C_SERCOM0_PAD1 << 16) | MUX_PA15C_SERCOM0_PAD1)
  173. #define PORT_PA15C_SERCOM0_PAD1 (_UL_(1) << 15)
  174. #define PIN_PA08D_SERCOM0_PAD2 _L_(8) /**< \brief SERCOM0 signal: PAD2 on PA08 mux D */
  175. #define MUX_PA08D_SERCOM0_PAD2 _L_(3)
  176. #define PINMUX_PA08D_SERCOM0_PAD2 ((PIN_PA08D_SERCOM0_PAD2 << 16) | MUX_PA08D_SERCOM0_PAD2)
  177. #define PORT_PA08D_SERCOM0_PAD2 (_UL_(1) << 8)
  178. #define PIN_PA04C_SERCOM0_PAD2 _L_(4) /**< \brief SERCOM0 signal: PAD2 on PA04 mux C */
  179. #define MUX_PA04C_SERCOM0_PAD2 _L_(2)
  180. #define PINMUX_PA04C_SERCOM0_PAD2 ((PIN_PA04C_SERCOM0_PAD2 << 16) | MUX_PA04C_SERCOM0_PAD2)
  181. #define PORT_PA04C_SERCOM0_PAD2 (_UL_(1) << 4)
  182. #define PIN_PA09D_SERCOM0_PAD3 _L_(9) /**< \brief SERCOM0 signal: PAD3 on PA09 mux D */
  183. #define MUX_PA09D_SERCOM0_PAD3 _L_(3)
  184. #define PINMUX_PA09D_SERCOM0_PAD3 ((PIN_PA09D_SERCOM0_PAD3 << 16) | MUX_PA09D_SERCOM0_PAD3)
  185. #define PORT_PA09D_SERCOM0_PAD3 (_UL_(1) << 9)
  186. #define PIN_PA05C_SERCOM0_PAD3 _L_(5) /**< \brief SERCOM0 signal: PAD3 on PA05 mux C */
  187. #define MUX_PA05C_SERCOM0_PAD3 _L_(2)
  188. #define PINMUX_PA05C_SERCOM0_PAD3 ((PIN_PA05C_SERCOM0_PAD3 << 16) | MUX_PA05C_SERCOM0_PAD3)
  189. #define PORT_PA05C_SERCOM0_PAD3 (_UL_(1) << 5)
  190. /* ========== PORT definition for SERCOM1 peripheral ========== */
  191. #define PIN_PA30C_SERCOM1_PAD0 _L_(30) /**< \brief SERCOM1 signal: PAD0 on PA30 mux C */
  192. #define MUX_PA30C_SERCOM1_PAD0 _L_(2)
  193. #define PINMUX_PA30C_SERCOM1_PAD0 ((PIN_PA30C_SERCOM1_PAD0 << 16) | MUX_PA30C_SERCOM1_PAD0)
  194. #define PORT_PA30C_SERCOM1_PAD0 (_UL_(1) << 30)
  195. #define PIN_PA31C_SERCOM1_PAD1 _L_(31) /**< \brief SERCOM1 signal: PAD1 on PA31 mux C */
  196. #define MUX_PA31C_SERCOM1_PAD1 _L_(2)
  197. #define PINMUX_PA31C_SERCOM1_PAD1 ((PIN_PA31C_SERCOM1_PAD1 << 16) | MUX_PA31C_SERCOM1_PAD1)
  198. #define PORT_PA31C_SERCOM1_PAD1 (_UL_(1) << 31)
  199. #define PIN_PA30D_SERCOM1_PAD2 _L_(30) /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */
  200. #define MUX_PA30D_SERCOM1_PAD2 _L_(3)
  201. #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
  202. #define PORT_PA30D_SERCOM1_PAD2 (_UL_(1) << 30)
  203. #define PIN_PA24C_SERCOM1_PAD2 _L_(24) /**< \brief SERCOM1 signal: PAD2 on PA24 mux C */
  204. #define MUX_PA24C_SERCOM1_PAD2 _L_(2)
  205. #define PINMUX_PA24C_SERCOM1_PAD2 ((PIN_PA24C_SERCOM1_PAD2 << 16) | MUX_PA24C_SERCOM1_PAD2)
  206. #define PORT_PA24C_SERCOM1_PAD2 (_UL_(1) << 24)
  207. #define PIN_PA08C_SERCOM1_PAD2 _L_(8) /**< \brief SERCOM1 signal: PAD2 on PA08 mux C */
  208. #define MUX_PA08C_SERCOM1_PAD2 _L_(2)
  209. #define PINMUX_PA08C_SERCOM1_PAD2 ((PIN_PA08C_SERCOM1_PAD2 << 16) | MUX_PA08C_SERCOM1_PAD2)
  210. #define PORT_PA08C_SERCOM1_PAD2 (_UL_(1) << 8)
  211. #define PIN_PA31D_SERCOM1_PAD3 _L_(31) /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */
  212. #define MUX_PA31D_SERCOM1_PAD3 _L_(3)
  213. #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
  214. #define PORT_PA31D_SERCOM1_PAD3 (_UL_(1) << 31)
  215. #define PIN_PA25C_SERCOM1_PAD3 _L_(25) /**< \brief SERCOM1 signal: PAD3 on PA25 mux C */
  216. #define MUX_PA25C_SERCOM1_PAD3 _L_(2)
  217. #define PINMUX_PA25C_SERCOM1_PAD3 ((PIN_PA25C_SERCOM1_PAD3 << 16) | MUX_PA25C_SERCOM1_PAD3)
  218. #define PORT_PA25C_SERCOM1_PAD3 (_UL_(1) << 25)
  219. #define PIN_PA09C_SERCOM1_PAD3 _L_(9) /**< \brief SERCOM1 signal: PAD3 on PA09 mux C */
  220. #define MUX_PA09C_SERCOM1_PAD3 _L_(2)
  221. #define PINMUX_PA09C_SERCOM1_PAD3 ((PIN_PA09C_SERCOM1_PAD3 << 16) | MUX_PA09C_SERCOM1_PAD3)
  222. #define PORT_PA09C_SERCOM1_PAD3 (_UL_(1) << 9)
  223. /* ========== PORT definition for TCC0 peripheral ========== */
  224. #define PIN_PA04F_TCC0_WO0 _L_(4) /**< \brief TCC0 signal: WO0 on PA04 mux F */
  225. #define MUX_PA04F_TCC0_WO0 _L_(5)
  226. #define PINMUX_PA04F_TCC0_WO0 ((PIN_PA04F_TCC0_WO0 << 16) | MUX_PA04F_TCC0_WO0)
  227. #define PORT_PA04F_TCC0_WO0 (_UL_(1) << 4)
  228. #define PIN_PA14F_TCC0_WO0 _L_(14) /**< \brief TCC0 signal: WO0 on PA14 mux F */
  229. #define MUX_PA14F_TCC0_WO0 _L_(5)
  230. #define PINMUX_PA14F_TCC0_WO0 ((PIN_PA14F_TCC0_WO0 << 16) | MUX_PA14F_TCC0_WO0)
  231. #define PORT_PA14F_TCC0_WO0 (_UL_(1) << 14)
  232. #define PIN_PA05F_TCC0_WO1 _L_(5) /**< \brief TCC0 signal: WO1 on PA05 mux F */
  233. #define MUX_PA05F_TCC0_WO1 _L_(5)
  234. #define PINMUX_PA05F_TCC0_WO1 ((PIN_PA05F_TCC0_WO1 << 16) | MUX_PA05F_TCC0_WO1)
  235. #define PORT_PA05F_TCC0_WO1 (_UL_(1) << 5)
  236. #define PIN_PA15F_TCC0_WO1 _L_(15) /**< \brief TCC0 signal: WO1 on PA15 mux F */
  237. #define MUX_PA15F_TCC0_WO1 _L_(5)
  238. #define PINMUX_PA15F_TCC0_WO1 ((PIN_PA15F_TCC0_WO1 << 16) | MUX_PA15F_TCC0_WO1)
  239. #define PORT_PA15F_TCC0_WO1 (_UL_(1) << 15)
  240. #define PIN_PA30F_TCC0_WO2 _L_(30) /**< \brief TCC0 signal: WO2 on PA30 mux F */
  241. #define MUX_PA30F_TCC0_WO2 _L_(5)
  242. #define PINMUX_PA30F_TCC0_WO2 ((PIN_PA30F_TCC0_WO2 << 16) | MUX_PA30F_TCC0_WO2)
  243. #define PORT_PA30F_TCC0_WO2 (_UL_(1) << 30)
  244. #define PIN_PA08E_TCC0_WO2 _L_(8) /**< \brief TCC0 signal: WO2 on PA08 mux E */
  245. #define MUX_PA08E_TCC0_WO2 _L_(4)
  246. #define PINMUX_PA08E_TCC0_WO2 ((PIN_PA08E_TCC0_WO2 << 16) | MUX_PA08E_TCC0_WO2)
  247. #define PORT_PA08E_TCC0_WO2 (_UL_(1) << 8)
  248. #define PIN_PA24E_TCC0_WO2 _L_(24) /**< \brief TCC0 signal: WO2 on PA24 mux E */
  249. #define MUX_PA24E_TCC0_WO2 _L_(4)
  250. #define PINMUX_PA24E_TCC0_WO2 ((PIN_PA24E_TCC0_WO2 << 16) | MUX_PA24E_TCC0_WO2)
  251. #define PORT_PA24E_TCC0_WO2 (_UL_(1) << 24)
  252. #define PIN_PA31F_TCC0_WO3 _L_(31) /**< \brief TCC0 signal: WO3 on PA31 mux F */
  253. #define MUX_PA31F_TCC0_WO3 _L_(5)
  254. #define PINMUX_PA31F_TCC0_WO3 ((PIN_PA31F_TCC0_WO3 << 16) | MUX_PA31F_TCC0_WO3)
  255. #define PORT_PA31F_TCC0_WO3 (_UL_(1) << 31)
  256. #define PIN_PA09E_TCC0_WO3 _L_(9) /**< \brief TCC0 signal: WO3 on PA09 mux E */
  257. #define MUX_PA09E_TCC0_WO3 _L_(4)
  258. #define PINMUX_PA09E_TCC0_WO3 ((PIN_PA09E_TCC0_WO3 << 16) | MUX_PA09E_TCC0_WO3)
  259. #define PORT_PA09E_TCC0_WO3 (_UL_(1) << 9)
  260. #define PIN_PA25E_TCC0_WO3 _L_(25) /**< \brief TCC0 signal: WO3 on PA25 mux E */
  261. #define MUX_PA25E_TCC0_WO3 _L_(4)
  262. #define PINMUX_PA25E_TCC0_WO3 ((PIN_PA25E_TCC0_WO3 << 16) | MUX_PA25E_TCC0_WO3)
  263. #define PORT_PA25E_TCC0_WO3 (_UL_(1) << 25)
  264. #define PIN_PA24F_TCC0_WO4 _L_(24) /**< \brief TCC0 signal: WO4 on PA24 mux F */
  265. #define MUX_PA24F_TCC0_WO4 _L_(5)
  266. #define PINMUX_PA24F_TCC0_WO4 ((PIN_PA24F_TCC0_WO4 << 16) | MUX_PA24F_TCC0_WO4)
  267. #define PORT_PA24F_TCC0_WO4 (_UL_(1) << 24)
  268. #define PIN_PA08F_TCC0_WO4 _L_(8) /**< \brief TCC0 signal: WO4 on PA08 mux F */
  269. #define MUX_PA08F_TCC0_WO4 _L_(5)
  270. #define PINMUX_PA08F_TCC0_WO4 ((PIN_PA08F_TCC0_WO4 << 16) | MUX_PA08F_TCC0_WO4)
  271. #define PORT_PA08F_TCC0_WO4 (_UL_(1) << 8)
  272. #define PIN_PA25F_TCC0_WO5 _L_(25) /**< \brief TCC0 signal: WO5 on PA25 mux F */
  273. #define MUX_PA25F_TCC0_WO5 _L_(5)
  274. #define PINMUX_PA25F_TCC0_WO5 ((PIN_PA25F_TCC0_WO5 << 16) | MUX_PA25F_TCC0_WO5)
  275. #define PORT_PA25F_TCC0_WO5 (_UL_(1) << 25)
  276. #define PIN_PA09F_TCC0_WO5 _L_(9) /**< \brief TCC0 signal: WO5 on PA09 mux F */
  277. #define MUX_PA09F_TCC0_WO5 _L_(5)
  278. #define PINMUX_PA09F_TCC0_WO5 ((PIN_PA09F_TCC0_WO5 << 16) | MUX_PA09F_TCC0_WO5)
  279. #define PORT_PA09F_TCC0_WO5 (_UL_(1) << 9)
  280. /* ========== PORT definition for TC1 peripheral ========== */
  281. #define PIN_PA04E_TC1_WO0 _L_(4) /**< \brief TC1 signal: WO0 on PA04 mux E */
  282. #define MUX_PA04E_TC1_WO0 _L_(4)
  283. #define PINMUX_PA04E_TC1_WO0 ((PIN_PA04E_TC1_WO0 << 16) | MUX_PA04E_TC1_WO0)
  284. #define PORT_PA04E_TC1_WO0 (_UL_(1) << 4)
  285. #define PIN_PA14E_TC1_WO0 _L_(14) /**< \brief TC1 signal: WO0 on PA14 mux E */
  286. #define MUX_PA14E_TC1_WO0 _L_(4)
  287. #define PINMUX_PA14E_TC1_WO0 ((PIN_PA14E_TC1_WO0 << 16) | MUX_PA14E_TC1_WO0)
  288. #define PORT_PA14E_TC1_WO0 (_UL_(1) << 14)
  289. #define PIN_PA05E_TC1_WO1 _L_(5) /**< \brief TC1 signal: WO1 on PA05 mux E */
  290. #define MUX_PA05E_TC1_WO1 _L_(4)
  291. #define PINMUX_PA05E_TC1_WO1 ((PIN_PA05E_TC1_WO1 << 16) | MUX_PA05E_TC1_WO1)
  292. #define PORT_PA05E_TC1_WO1 (_UL_(1) << 5)
  293. #define PIN_PA15E_TC1_WO1 _L_(15) /**< \brief TC1 signal: WO1 on PA15 mux E */
  294. #define MUX_PA15E_TC1_WO1 _L_(4)
  295. #define PINMUX_PA15E_TC1_WO1 ((PIN_PA15E_TC1_WO1 << 16) | MUX_PA15E_TC1_WO1)
  296. #define PORT_PA15E_TC1_WO1 (_UL_(1) << 15)
  297. /* ========== PORT definition for TC2 peripheral ========== */
  298. #define PIN_PA30E_TC2_WO0 _L_(30) /**< \brief TC2 signal: WO0 on PA30 mux E */
  299. #define MUX_PA30E_TC2_WO0 _L_(4)
  300. #define PINMUX_PA30E_TC2_WO0 ((PIN_PA30E_TC2_WO0 << 16) | MUX_PA30E_TC2_WO0)
  301. #define PORT_PA30E_TC2_WO0 (_UL_(1) << 30)
  302. #define PIN_PA31E_TC2_WO1 _L_(31) /**< \brief TC2 signal: WO1 on PA31 mux E */
  303. #define MUX_PA31E_TC2_WO1 _L_(4)
  304. #define PINMUX_PA31E_TC2_WO1 ((PIN_PA31E_TC2_WO1 << 16) | MUX_PA31E_TC2_WO1)
  305. #define PORT_PA31E_TC2_WO1 (_UL_(1) << 31)
  306. /* ========== PORT definition for ADC peripheral ========== */
  307. #define PIN_PA02B_ADC_AIN0 _L_(2) /**< \brief ADC signal: AIN0 on PA02 mux B */
  308. #define MUX_PA02B_ADC_AIN0 _L_(1)
  309. #define PINMUX_PA02B_ADC_AIN0 ((PIN_PA02B_ADC_AIN0 << 16) | MUX_PA02B_ADC_AIN0)
  310. #define PORT_PA02B_ADC_AIN0 (_UL_(1) << 2)
  311. #define PIN_PA04B_ADC_AIN2 _L_(4) /**< \brief ADC signal: AIN2 on PA04 mux B */
  312. #define MUX_PA04B_ADC_AIN2 _L_(1)
  313. #define PINMUX_PA04B_ADC_AIN2 ((PIN_PA04B_ADC_AIN2 << 16) | MUX_PA04B_ADC_AIN2)
  314. #define PORT_PA04B_ADC_AIN2 (_UL_(1) << 4)
  315. #define PIN_PA05B_ADC_AIN3 _L_(5) /**< \brief ADC signal: AIN3 on PA05 mux B */
  316. #define MUX_PA05B_ADC_AIN3 _L_(1)
  317. #define PINMUX_PA05B_ADC_AIN3 ((PIN_PA05B_ADC_AIN3 << 16) | MUX_PA05B_ADC_AIN3)
  318. #define PORT_PA05B_ADC_AIN3 (_UL_(1) << 5)
  319. #define PIN_PA14B_ADC_AIN6 _L_(14) /**< \brief ADC signal: AIN6 on PA14 mux B */
  320. #define MUX_PA14B_ADC_AIN6 _L_(1)
  321. #define PINMUX_PA14B_ADC_AIN6 ((PIN_PA14B_ADC_AIN6 << 16) | MUX_PA14B_ADC_AIN6)
  322. #define PORT_PA14B_ADC_AIN6 (_UL_(1) << 14)
  323. #define PIN_PA15B_ADC_AIN7 _L_(15) /**< \brief ADC signal: AIN7 on PA15 mux B */
  324. #define MUX_PA15B_ADC_AIN7 _L_(1)
  325. #define PINMUX_PA15B_ADC_AIN7 ((PIN_PA15B_ADC_AIN7 << 16) | MUX_PA15B_ADC_AIN7)
  326. #define PORT_PA15B_ADC_AIN7 (_UL_(1) << 15)
  327. #define PIN_PA04B_ADC_VREFP _L_(4) /**< \brief ADC signal: VREFP on PA04 mux B */
  328. #define MUX_PA04B_ADC_VREFP _L_(1)
  329. #define PINMUX_PA04B_ADC_VREFP ((PIN_PA04B_ADC_VREFP << 16) | MUX_PA04B_ADC_VREFP)
  330. #define PORT_PA04B_ADC_VREFP (_UL_(1) << 4)
  331. /* ========== PORT definition for AC peripheral ========== */
  332. #define PIN_PA04B_AC_AIN0 _L_(4) /**< \brief AC signal: AIN0 on PA04 mux B */
  333. #define MUX_PA04B_AC_AIN0 _L_(1)
  334. #define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
  335. #define PORT_PA04B_AC_AIN0 (_UL_(1) << 4)
  336. #define PIN_PA05B_AC_AIN1 _L_(5) /**< \brief AC signal: AIN1 on PA05 mux B */
  337. #define MUX_PA05B_AC_AIN1 _L_(1)
  338. #define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
  339. #define PORT_PA05B_AC_AIN1 (_UL_(1) << 5)
  340. #define PIN_PA14G_AC_CMP0 _L_(14) /**< \brief AC signal: CMP0 on PA14 mux G */
  341. #define MUX_PA14G_AC_CMP0 _L_(6)
  342. #define PINMUX_PA14G_AC_CMP0 ((PIN_PA14G_AC_CMP0 << 16) | MUX_PA14G_AC_CMP0)
  343. #define PORT_PA14G_AC_CMP0 (_UL_(1) << 14)
  344. #define PIN_PA15G_AC_CMP1 _L_(15) /**< \brief AC signal: CMP1 on PA15 mux G */
  345. #define MUX_PA15G_AC_CMP1 _L_(6)
  346. #define PINMUX_PA15G_AC_CMP1 ((PIN_PA15G_AC_CMP1 << 16) | MUX_PA15G_AC_CMP1)
  347. #define PORT_PA15G_AC_CMP1 (_UL_(1) << 15)
  348. /* ========== PORT definition for DAC peripheral ========== */
  349. #define PIN_PA02B_DAC_VOUT _L_(2) /**< \brief DAC signal: VOUT on PA02 mux B */
  350. #define MUX_PA02B_DAC_VOUT _L_(1)
  351. #define PINMUX_PA02B_DAC_VOUT ((PIN_PA02B_DAC_VOUT << 16) | MUX_PA02B_DAC_VOUT)
  352. #define PORT_PA02B_DAC_VOUT (_UL_(1) << 2)
  353. #endif /* _SAMD11C14A_PIO_ */