lsm6ds3tr-c_reg.h 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811
  1. /**
  2. ******************************************************************************
  3. * @file lsm6ds3tr_c_reg.h
  4. * @author Sensors Software Solution Team
  5. * @brief This file contains all the functions prototypes for the
  6. * lsm6ds3tr_c_reg.c driver.
  7. ******************************************************************************
  8. * @attention
  9. *
  10. * <h2><center>&copy; Copyright (c) 2021 STMicroelectronics.
  11. * All rights reserved.</center></h2>
  12. *
  13. * This software component is licensed by ST under BSD 3-Clause license,
  14. * the "License"; You may not use this file except in compliance with the
  15. * License. You may obtain a copy of the License at:
  16. * opensource.org/licenses/BSD-3-Clause
  17. *
  18. ******************************************************************************
  19. */
  20. /* Define to prevent recursive inclusion -------------------------------------*/
  21. #ifndef LSM6DS3TR_C_DRIVER_H
  22. #define LSM6DS3TR_C_DRIVER_H
  23. #ifdef __cplusplus
  24. extern "C" {
  25. #endif
  26. /* Includes ------------------------------------------------------------------*/
  27. #include <stdint.h>
  28. #include <stddef.h>
  29. #include <math.h>
  30. /** @addtogroup LSM6DS3TR_C
  31. * @{
  32. *
  33. */
  34. /** @defgroup Endianness definitions
  35. * @{
  36. *
  37. */
  38. #ifndef DRV_BYTE_ORDER
  39. #ifndef __BYTE_ORDER__
  40. #define DRV_LITTLE_ENDIAN 1234
  41. #define DRV_BIG_ENDIAN 4321
  42. /** if _BYTE_ORDER is not defined, choose the endianness of your architecture
  43. * by uncommenting the define which fits your platform endianness
  44. */
  45. //#define DRV_BYTE_ORDER DRV_BIG_ENDIAN
  46. #define DRV_BYTE_ORDER DRV_LITTLE_ENDIAN
  47. #else /* defined __BYTE_ORDER__ */
  48. #define DRV_LITTLE_ENDIAN __ORDER_LITTLE_ENDIAN__
  49. #define DRV_BIG_ENDIAN __ORDER_BIG_ENDIAN__
  50. #define DRV_BYTE_ORDER __BYTE_ORDER__
  51. #endif /* __BYTE_ORDER__*/
  52. #endif /* DRV_BYTE_ORDER */
  53. /**
  54. * @}
  55. *
  56. */
  57. /** @defgroup STMicroelectronics sensors common types
  58. * @{
  59. *
  60. */
  61. #ifndef MEMS_SHARED_TYPES
  62. #define MEMS_SHARED_TYPES
  63. typedef struct
  64. {
  65. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  66. uint8_t bit0 : 1;
  67. uint8_t bit1 : 1;
  68. uint8_t bit2 : 1;
  69. uint8_t bit3 : 1;
  70. uint8_t bit4 : 1;
  71. uint8_t bit5 : 1;
  72. uint8_t bit6 : 1;
  73. uint8_t bit7 : 1;
  74. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  75. uint8_t bit7 : 1;
  76. uint8_t bit6 : 1;
  77. uint8_t bit5 : 1;
  78. uint8_t bit4 : 1;
  79. uint8_t bit3 : 1;
  80. uint8_t bit2 : 1;
  81. uint8_t bit1 : 1;
  82. uint8_t bit0 : 1;
  83. #endif /* DRV_BYTE_ORDER */
  84. } bitwise_t;
  85. #define PROPERTY_DISABLE (0U)
  86. #define PROPERTY_ENABLE (1U)
  87. /** @addtogroup Interfaces_Functions
  88. * @brief This section provide a set of functions used to read and
  89. * write a generic register of the device.
  90. * MANDATORY: return 0 -> no Error.
  91. * @{
  92. *
  93. */
  94. typedef int32_t (*stmdev_write_ptr)(void *, uint8_t, const uint8_t *, uint16_t);
  95. typedef int32_t (*stmdev_read_ptr)(void *, uint8_t, uint8_t *, uint16_t);
  96. typedef void (*stmdev_mdelay_ptr)(uint32_t millisec);
  97. typedef struct
  98. {
  99. /** Component mandatory fields **/
  100. stmdev_write_ptr write_reg;
  101. stmdev_read_ptr read_reg;
  102. /** Component optional fields **/
  103. stmdev_mdelay_ptr mdelay;
  104. /** Customizable optional pointer **/
  105. void *handle;
  106. } stmdev_ctx_t;
  107. /**
  108. * @}
  109. *
  110. */
  111. #endif /* MEMS_SHARED_TYPES */
  112. #ifndef MEMS_UCF_SHARED_TYPES
  113. #define MEMS_UCF_SHARED_TYPES
  114. /** @defgroup Generic address-data structure definition
  115. * @brief This structure is useful to load a predefined configuration
  116. * of a sensor.
  117. * You can create a sensor configuration by your own or using
  118. * Unico / Unicleo tools available on STMicroelectronics
  119. * web site.
  120. *
  121. * @{
  122. *
  123. */
  124. typedef struct
  125. {
  126. uint8_t address;
  127. uint8_t data;
  128. } ucf_line_t;
  129. /**
  130. * @}
  131. *
  132. */
  133. #endif /* MEMS_UCF_SHARED_TYPES */
  134. /**
  135. * @}
  136. *
  137. */
  138. /** @defgroup LSM6DS3TR_C_Infos
  139. * @{
  140. *
  141. */
  142. /** I2C Device Address 8 bit format if SA0=0 -> D5 if SA0=1 -> D7 **/
  143. #define LSM6DS3TR_C_I2C_ADD_L 0xD5U
  144. #define LSM6DS3TR_C_I2C_ADD_H 0xD7U
  145. /** Device Identification (Who am I) **/
  146. #define LSM6DS3TR_C_ID 0x6AU
  147. /**
  148. * @}
  149. *
  150. */
  151. #define LSM6DS3TR_C_FUNC_CFG_ACCESS 0x01U
  152. typedef struct
  153. {
  154. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  155. uint8_t not_used_01 : 5;
  156. uint8_t func_cfg_en :
  157. 3; /* func_cfg_en + func_cfg_en_b */
  158. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  159. uint8_t func_cfg_en :
  160. 3; /* func_cfg_en + func_cfg_en_b */
  161. uint8_t not_used_01 : 5;
  162. #endif /* DRV_BYTE_ORDER */
  163. } lsm6ds3tr_c_func_cfg_access_t;
  164. #define LSM6DS3TR_C_SENSOR_SYNC_TIME_FRAME 0x04U
  165. typedef struct
  166. {
  167. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  168. uint8_t tph : 4;
  169. uint8_t not_used_01 : 4;
  170. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  171. uint8_t not_used_01 : 4;
  172. uint8_t tph : 4;
  173. #endif /* DRV_BYTE_ORDER */
  174. } lsm6ds3tr_c_sensor_sync_time_frame_t;
  175. #define LSM6DS3TR_C_SENSOR_SYNC_RES_RATIO 0x05U
  176. typedef struct
  177. {
  178. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  179. uint8_t rr : 2;
  180. uint8_t not_used_01 : 6;
  181. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  182. uint8_t not_used_01 : 6;
  183. uint8_t rr : 2;
  184. #endif /* DRV_BYTE_ORDER */
  185. } lsm6ds3tr_c_sensor_sync_res_ratio_t;
  186. #define LSM6DS3TR_C_FIFO_CTRL1 0x06U
  187. typedef struct
  188. {
  189. uint8_t fth : 8; /* + FIFO_CTRL2(fth) */
  190. } lsm6ds3tr_c_fifo_ctrl1_t;
  191. #define LSM6DS3TR_C_FIFO_CTRL2 0x07U
  192. typedef struct
  193. {
  194. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  195. uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
  196. uint8_t fifo_temp_en : 1;
  197. uint8_t not_used_01 : 2;
  198. uint8_t timer_pedo_fifo_drdy : 1;
  199. uint8_t timer_pedo_fifo_en : 1;
  200. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  201. uint8_t timer_pedo_fifo_en : 1;
  202. uint8_t timer_pedo_fifo_drdy : 1;
  203. uint8_t not_used_01 : 2;
  204. uint8_t fifo_temp_en : 1;
  205. uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
  206. #endif /* DRV_BYTE_ORDER */
  207. } lsm6ds3tr_c_fifo_ctrl2_t;
  208. #define LSM6DS3TR_C_FIFO_CTRL3 0x08U
  209. typedef struct
  210. {
  211. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  212. uint8_t dec_fifo_xl : 3;
  213. uint8_t dec_fifo_gyro : 3;
  214. uint8_t not_used_01 : 2;
  215. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  216. uint8_t not_used_01 : 2;
  217. uint8_t dec_fifo_gyro : 3;
  218. uint8_t dec_fifo_xl : 3;
  219. #endif /* DRV_BYTE_ORDER */
  220. } lsm6ds3tr_c_fifo_ctrl3_t;
  221. #define LSM6DS3TR_C_FIFO_CTRL4 0x09U
  222. typedef struct
  223. {
  224. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  225. uint8_t dec_ds3_fifo : 3;
  226. uint8_t dec_ds4_fifo : 3;
  227. uint8_t only_high_data : 1;
  228. uint8_t stop_on_fth : 1;
  229. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  230. uint8_t stop_on_fth : 1;
  231. uint8_t only_high_data : 1;
  232. uint8_t dec_ds4_fifo : 3;
  233. uint8_t dec_ds3_fifo : 3;
  234. #endif /* DRV_BYTE_ORDER */
  235. } lsm6ds3tr_c_fifo_ctrl4_t;
  236. #define LSM6DS3TR_C_FIFO_CTRL5 0x0AU
  237. typedef struct
  238. {
  239. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  240. uint8_t fifo_mode : 3;
  241. uint8_t odr_fifo : 4;
  242. uint8_t not_used_01 : 1;
  243. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  244. uint8_t not_used_01 : 1;
  245. uint8_t odr_fifo : 4;
  246. uint8_t fifo_mode : 3;
  247. #endif /* DRV_BYTE_ORDER */
  248. } lsm6ds3tr_c_fifo_ctrl5_t;
  249. #define LSM6DS3TR_C_DRDY_PULSE_CFG_G 0x0BU
  250. typedef struct
  251. {
  252. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  253. uint8_t int2_wrist_tilt : 1;
  254. uint8_t not_used_01 : 6;
  255. uint8_t drdy_pulsed : 1;
  256. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  257. uint8_t drdy_pulsed : 1;
  258. uint8_t not_used_01 : 6;
  259. uint8_t int2_wrist_tilt : 1;
  260. #endif /* DRV_BYTE_ORDER */
  261. } lsm6ds3tr_c_drdy_pulse_cfg_g_t;
  262. #define LSM6DS3TR_C_INT1_CTRL 0x0DU
  263. typedef struct
  264. {
  265. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  266. uint8_t int1_drdy_xl : 1;
  267. uint8_t int1_drdy_g : 1;
  268. uint8_t int1_boot : 1;
  269. uint8_t int1_fth : 1;
  270. uint8_t int1_fifo_ovr : 1;
  271. uint8_t int1_full_flag : 1;
  272. uint8_t int1_sign_mot : 1;
  273. uint8_t int1_step_detector : 1;
  274. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  275. uint8_t int1_step_detector : 1;
  276. uint8_t int1_sign_mot : 1;
  277. uint8_t int1_full_flag : 1;
  278. uint8_t int1_fifo_ovr : 1;
  279. uint8_t int1_fth : 1;
  280. uint8_t int1_boot : 1;
  281. uint8_t int1_drdy_g : 1;
  282. uint8_t int1_drdy_xl : 1;
  283. #endif /* DRV_BYTE_ORDER */
  284. } lsm6ds3tr_c_int1_ctrl_t;
  285. #define LSM6DS3TR_C_INT2_CTRL 0x0EU
  286. typedef struct
  287. {
  288. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  289. uint8_t int2_drdy_xl : 1;
  290. uint8_t int2_drdy_g : 1;
  291. uint8_t int2_drdy_temp : 1;
  292. uint8_t int2_fth : 1;
  293. uint8_t int2_fifo_ovr : 1;
  294. uint8_t int2_full_flag : 1;
  295. uint8_t int2_step_count_ov : 1;
  296. uint8_t int2_step_delta : 1;
  297. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  298. uint8_t int2_step_delta : 1;
  299. uint8_t int2_step_count_ov : 1;
  300. uint8_t int2_full_flag : 1;
  301. uint8_t int2_fifo_ovr : 1;
  302. uint8_t int2_fth : 1;
  303. uint8_t int2_drdy_temp : 1;
  304. uint8_t int2_drdy_g : 1;
  305. uint8_t int2_drdy_xl : 1;
  306. #endif /* DRV_BYTE_ORDER */
  307. } lsm6ds3tr_c_int2_ctrl_t;
  308. #define LSM6DS3TR_C_WHO_AM_I 0x0FU
  309. #define LSM6DS3TR_C_CTRL1_XL 0x10U
  310. typedef struct
  311. {
  312. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  313. uint8_t bw0_xl : 1;
  314. uint8_t lpf1_bw_sel : 1;
  315. uint8_t fs_xl : 2;
  316. uint8_t odr_xl : 4;
  317. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  318. uint8_t odr_xl : 4;
  319. uint8_t fs_xl : 2;
  320. uint8_t lpf1_bw_sel : 1;
  321. uint8_t bw0_xl : 1;
  322. #endif /* DRV_BYTE_ORDER */
  323. } lsm6ds3tr_c_ctrl1_xl_t;
  324. #define LSM6DS3TR_C_CTRL2_G 0x11U
  325. typedef struct
  326. {
  327. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  328. uint8_t not_used_01 : 1;
  329. uint8_t fs_g : 3; /* fs_g + fs_125 */
  330. uint8_t odr_g : 4;
  331. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  332. uint8_t odr_g : 4;
  333. uint8_t fs_g : 3; /* fs_g + fs_125 */
  334. uint8_t not_used_01 : 1;
  335. #endif /* DRV_BYTE_ORDER */
  336. } lsm6ds3tr_c_ctrl2_g_t;
  337. #define LSM6DS3TR_C_CTRL3_C 0x12U
  338. typedef struct
  339. {
  340. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  341. uint8_t sw_reset : 1;
  342. uint8_t ble : 1;
  343. uint8_t if_inc : 1;
  344. uint8_t sim : 1;
  345. uint8_t pp_od : 1;
  346. uint8_t h_lactive : 1;
  347. uint8_t bdu : 1;
  348. uint8_t boot : 1;
  349. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  350. uint8_t boot : 1;
  351. uint8_t bdu : 1;
  352. uint8_t h_lactive : 1;
  353. uint8_t pp_od : 1;
  354. uint8_t sim : 1;
  355. uint8_t if_inc : 1;
  356. uint8_t ble : 1;
  357. uint8_t sw_reset : 1;
  358. #endif /* DRV_BYTE_ORDER */
  359. } lsm6ds3tr_c_ctrl3_c_t;
  360. #define LSM6DS3TR_C_CTRL4_C 0x13U
  361. typedef struct
  362. {
  363. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  364. uint8_t not_used_01 : 1;
  365. uint8_t lpf1_sel_g : 1;
  366. uint8_t i2c_disable : 1;
  367. uint8_t drdy_mask : 1;
  368. uint8_t den_drdy_int1 : 1;
  369. uint8_t int2_on_int1 : 1;
  370. uint8_t sleep : 1;
  371. uint8_t den_xl_en : 1;
  372. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  373. uint8_t den_xl_en : 1;
  374. uint8_t sleep : 1;
  375. uint8_t int2_on_int1 : 1;
  376. uint8_t den_drdy_int1 : 1;
  377. uint8_t drdy_mask : 1;
  378. uint8_t i2c_disable : 1;
  379. uint8_t lpf1_sel_g : 1;
  380. uint8_t not_used_01 : 1;
  381. #endif /* DRV_BYTE_ORDER */
  382. } lsm6ds3tr_c_ctrl4_c_t;
  383. #define LSM6DS3TR_C_CTRL5_C 0x14U
  384. typedef struct
  385. {
  386. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  387. uint8_t st_xl : 2;
  388. uint8_t st_g : 2;
  389. uint8_t den_lh : 1;
  390. uint8_t rounding : 3;
  391. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  392. uint8_t rounding : 3;
  393. uint8_t den_lh : 1;
  394. uint8_t st_g : 2;
  395. uint8_t st_xl : 2;
  396. #endif /* DRV_BYTE_ORDER */
  397. } lsm6ds3tr_c_ctrl5_c_t;
  398. #define LSM6DS3TR_C_CTRL6_C 0x15U
  399. typedef struct
  400. {
  401. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  402. uint8_t ftype : 2;
  403. uint8_t not_used_01 : 1;
  404. uint8_t usr_off_w : 1;
  405. uint8_t xl_hm_mode : 1;
  406. uint8_t den_mode :
  407. 3; /* trig_en + lvl_en + lvl2_en */
  408. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  409. uint8_t den_mode :
  410. 3; /* trig_en + lvl_en + lvl2_en */
  411. uint8_t xl_hm_mode : 1;
  412. uint8_t usr_off_w : 1;
  413. uint8_t not_used_01 : 1;
  414. uint8_t ftype : 2;
  415. #endif /* DRV_BYTE_ORDER */
  416. } lsm6ds3tr_c_ctrl6_c_t;
  417. #define LSM6DS3TR_C_CTRL7_G 0x16U
  418. typedef struct
  419. {
  420. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  421. uint8_t not_used_01 : 2;
  422. uint8_t rounding_status : 1;
  423. uint8_t not_used_02 : 1;
  424. uint8_t hpm_g : 2;
  425. uint8_t hp_en_g : 1;
  426. uint8_t g_hm_mode : 1;
  427. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  428. uint8_t g_hm_mode : 1;
  429. uint8_t hp_en_g : 1;
  430. uint8_t hpm_g : 2;
  431. uint8_t not_used_02 : 1;
  432. uint8_t rounding_status : 1;
  433. uint8_t not_used_01 : 2;
  434. #endif /* DRV_BYTE_ORDER */
  435. } lsm6ds3tr_c_ctrl7_g_t;
  436. #define LSM6DS3TR_C_CTRL8_XL 0x17U
  437. typedef struct
  438. {
  439. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  440. uint8_t low_pass_on_6d : 1;
  441. uint8_t not_used_01 : 1;
  442. uint8_t hp_slope_xl_en : 1;
  443. uint8_t input_composite : 1;
  444. uint8_t hp_ref_mode : 1;
  445. uint8_t hpcf_xl : 2;
  446. uint8_t lpf2_xl_en : 1;
  447. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  448. uint8_t lpf2_xl_en : 1;
  449. uint8_t hpcf_xl : 2;
  450. uint8_t hp_ref_mode : 1;
  451. uint8_t input_composite : 1;
  452. uint8_t hp_slope_xl_en : 1;
  453. uint8_t not_used_01 : 1;
  454. uint8_t low_pass_on_6d : 1;
  455. #endif /* DRV_BYTE_ORDER */
  456. } lsm6ds3tr_c_ctrl8_xl_t;
  457. #define LSM6DS3TR_C_CTRL9_XL 0x18U
  458. typedef struct
  459. {
  460. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  461. uint8_t not_used_01 : 2;
  462. uint8_t soft_en : 1;
  463. uint8_t not_used_02 : 1;
  464. uint8_t den_xl_g : 1;
  465. uint8_t den_z : 1;
  466. uint8_t den_y : 1;
  467. uint8_t den_x : 1;
  468. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  469. uint8_t den_x : 1;
  470. uint8_t den_y : 1;
  471. uint8_t den_z : 1;
  472. uint8_t den_xl_g : 1;
  473. uint8_t not_used_02 : 1;
  474. uint8_t soft_en : 1;
  475. uint8_t not_used_01 : 2;
  476. #endif /* DRV_BYTE_ORDER */
  477. } lsm6ds3tr_c_ctrl9_xl_t;
  478. #define LSM6DS3TR_C_CTRL10_C 0x19U
  479. typedef struct
  480. {
  481. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  482. uint8_t sign_motion_en : 1;
  483. uint8_t pedo_rst_step : 1;
  484. uint8_t func_en : 1;
  485. uint8_t tilt_en : 1;
  486. uint8_t pedo_en : 1;
  487. uint8_t timer_en : 1;
  488. uint8_t not_used_01 : 1;
  489. uint8_t wrist_tilt_en : 1;
  490. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  491. uint8_t wrist_tilt_en : 1;
  492. uint8_t not_used_01 : 1;
  493. uint8_t timer_en : 1;
  494. uint8_t pedo_en : 1;
  495. uint8_t tilt_en : 1;
  496. uint8_t func_en : 1;
  497. uint8_t pedo_rst_step : 1;
  498. uint8_t sign_motion_en : 1;
  499. #endif /* DRV_BYTE_ORDER */
  500. } lsm6ds3tr_c_ctrl10_c_t;
  501. #define LSM6DS3TR_C_MASTER_CONFIG 0x1AU
  502. typedef struct
  503. {
  504. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  505. uint8_t master_on : 1;
  506. uint8_t iron_en : 1;
  507. uint8_t pass_through_mode : 1;
  508. uint8_t pull_up_en : 1;
  509. uint8_t start_config : 1;
  510. uint8_t not_used_01 : 1;
  511. uint8_t data_valid_sel_fifo : 1;
  512. uint8_t drdy_on_int1 : 1;
  513. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  514. uint8_t drdy_on_int1 : 1;
  515. uint8_t data_valid_sel_fifo : 1;
  516. uint8_t not_used_01 : 1;
  517. uint8_t start_config : 1;
  518. uint8_t pull_up_en : 1;
  519. uint8_t pass_through_mode : 1;
  520. uint8_t iron_en : 1;
  521. uint8_t master_on : 1;
  522. #endif /* DRV_BYTE_ORDER */
  523. } lsm6ds3tr_c_master_config_t;
  524. #define LSM6DS3TR_C_WAKE_UP_SRC 0x1BU
  525. typedef struct
  526. {
  527. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  528. uint8_t z_wu : 1;
  529. uint8_t y_wu : 1;
  530. uint8_t x_wu : 1;
  531. uint8_t wu_ia : 1;
  532. uint8_t sleep_state_ia : 1;
  533. uint8_t ff_ia : 1;
  534. uint8_t not_used_01 : 2;
  535. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  536. uint8_t not_used_01 : 2;
  537. uint8_t ff_ia : 1;
  538. uint8_t sleep_state_ia : 1;
  539. uint8_t wu_ia : 1;
  540. uint8_t x_wu : 1;
  541. uint8_t y_wu : 1;
  542. uint8_t z_wu : 1;
  543. #endif /* DRV_BYTE_ORDER */
  544. } lsm6ds3tr_c_wake_up_src_t;
  545. #define LSM6DS3TR_C_TAP_SRC 0x1CU
  546. typedef struct
  547. {
  548. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  549. uint8_t z_tap : 1;
  550. uint8_t y_tap : 1;
  551. uint8_t x_tap : 1;
  552. uint8_t tap_sign : 1;
  553. uint8_t double_tap : 1;
  554. uint8_t single_tap : 1;
  555. uint8_t tap_ia : 1;
  556. uint8_t not_used_01 : 1;
  557. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  558. uint8_t not_used_01 : 1;
  559. uint8_t tap_ia : 1;
  560. uint8_t single_tap : 1;
  561. uint8_t double_tap : 1;
  562. uint8_t tap_sign : 1;
  563. uint8_t x_tap : 1;
  564. uint8_t y_tap : 1;
  565. uint8_t z_tap : 1;
  566. #endif /* DRV_BYTE_ORDER */
  567. } lsm6ds3tr_c_tap_src_t;
  568. #define LSM6DS3TR_C_D6D_SRC 0x1DU
  569. typedef struct
  570. {
  571. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  572. uint8_t xl : 1;
  573. uint8_t xh : 1;
  574. uint8_t yl : 1;
  575. uint8_t yh : 1;
  576. uint8_t zl : 1;
  577. uint8_t zh : 1;
  578. uint8_t d6d_ia : 1;
  579. uint8_t den_drdy : 1;
  580. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  581. uint8_t den_drdy : 1;
  582. uint8_t d6d_ia : 1;
  583. uint8_t zh : 1;
  584. uint8_t zl : 1;
  585. uint8_t yh : 1;
  586. uint8_t yl : 1;
  587. uint8_t xh : 1;
  588. uint8_t xl : 1;
  589. #endif /* DRV_BYTE_ORDER */
  590. } lsm6ds3tr_c_d6d_src_t;
  591. #define LSM6DS3TR_C_STATUS_REG 0x1EU
  592. typedef struct
  593. {
  594. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  595. uint8_t xlda : 1;
  596. uint8_t gda : 1;
  597. uint8_t tda : 1;
  598. uint8_t not_used_01 : 5;
  599. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  600. uint8_t not_used_01 : 5;
  601. uint8_t tda : 1;
  602. uint8_t gda : 1;
  603. uint8_t xlda : 1;
  604. #endif /* DRV_BYTE_ORDER */
  605. } lsm6ds3tr_c_status_reg_t;
  606. #define LSM6DS3TR_C_OUT_TEMP_L 0x20U
  607. #define LSM6DS3TR_C_OUT_TEMP_H 0x21U
  608. #define LSM6DS3TR_C_OUTX_L_G 0x22U
  609. #define LSM6DS3TR_C_OUTX_H_G 0x23U
  610. #define LSM6DS3TR_C_OUTY_L_G 0x24U
  611. #define LSM6DS3TR_C_OUTY_H_G 0x25U
  612. #define LSM6DS3TR_C_OUTZ_L_G 0x26U
  613. #define LSM6DS3TR_C_OUTZ_H_G 0x27U
  614. #define LSM6DS3TR_C_OUTX_L_XL 0x28U
  615. #define LSM6DS3TR_C_OUTX_H_XL 0x29U
  616. #define LSM6DS3TR_C_OUTY_L_XL 0x2AU
  617. #define LSM6DS3TR_C_OUTY_H_XL 0x2BU
  618. #define LSM6DS3TR_C_OUTZ_L_XL 0x2CU
  619. #define LSM6DS3TR_C_OUTZ_H_XL 0x2DU
  620. #define LSM6DS3TR_C_SENSORHUB1_REG 0x2EU
  621. typedef struct
  622. {
  623. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  624. uint8_t bit0 : 1;
  625. uint8_t bit1 : 1;
  626. uint8_t bit2 : 1;
  627. uint8_t bit3 : 1;
  628. uint8_t bit4 : 1;
  629. uint8_t bit5 : 1;
  630. uint8_t bit6 : 1;
  631. uint8_t bit7 : 1;
  632. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  633. uint8_t bit7 : 1;
  634. uint8_t bit6 : 1;
  635. uint8_t bit5 : 1;
  636. uint8_t bit4 : 1;
  637. uint8_t bit3 : 1;
  638. uint8_t bit2 : 1;
  639. uint8_t bit1 : 1;
  640. uint8_t bit0 : 1;
  641. #endif /* DRV_BYTE_ORDER */
  642. } lsm6ds3tr_c_sensorhub1_reg_t;
  643. #define LSM6DS3TR_C_SENSORHUB2_REG 0x2FU
  644. typedef struct
  645. {
  646. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  647. uint8_t bit0 : 1;
  648. uint8_t bit1 : 1;
  649. uint8_t bit2 : 1;
  650. uint8_t bit3 : 1;
  651. uint8_t bit4 : 1;
  652. uint8_t bit5 : 1;
  653. uint8_t bit6 : 1;
  654. uint8_t bit7 : 1;
  655. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  656. uint8_t bit7 : 1;
  657. uint8_t bit6 : 1;
  658. uint8_t bit5 : 1;
  659. uint8_t bit4 : 1;
  660. uint8_t bit3 : 1;
  661. uint8_t bit2 : 1;
  662. uint8_t bit1 : 1;
  663. uint8_t bit0 : 1;
  664. #endif /* DRV_BYTE_ORDER */
  665. } lsm6ds3tr_c_sensorhub2_reg_t;
  666. #define LSM6DS3TR_C_SENSORHUB3_REG 0x30U
  667. typedef struct
  668. {
  669. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  670. uint8_t bit0 : 1;
  671. uint8_t bit1 : 1;
  672. uint8_t bit2 : 1;
  673. uint8_t bit3 : 1;
  674. uint8_t bit4 : 1;
  675. uint8_t bit5 : 1;
  676. uint8_t bit6 : 1;
  677. uint8_t bit7 : 1;
  678. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  679. uint8_t bit7 : 1;
  680. uint8_t bit6 : 1;
  681. uint8_t bit5 : 1;
  682. uint8_t bit4 : 1;
  683. uint8_t bit3 : 1;
  684. uint8_t bit2 : 1;
  685. uint8_t bit1 : 1;
  686. uint8_t bit0 : 1;
  687. #endif /* DRV_BYTE_ORDER */
  688. } lsm6ds3tr_c_sensorhub3_reg_t;
  689. #define LSM6DS3TR_C_SENSORHUB4_REG 0x31U
  690. typedef struct
  691. {
  692. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  693. uint8_t bit0 : 1;
  694. uint8_t bit1 : 1;
  695. uint8_t bit2 : 1;
  696. uint8_t bit3 : 1;
  697. uint8_t bit4 : 1;
  698. uint8_t bit5 : 1;
  699. uint8_t bit6 : 1;
  700. uint8_t bit7 : 1;
  701. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  702. uint8_t bit7 : 1;
  703. uint8_t bit6 : 1;
  704. uint8_t bit5 : 1;
  705. uint8_t bit4 : 1;
  706. uint8_t bit3 : 1;
  707. uint8_t bit2 : 1;
  708. uint8_t bit1 : 1;
  709. uint8_t bit0 : 1;
  710. #endif /* DRV_BYTE_ORDER */
  711. } lsm6ds3tr_c_sensorhub4_reg_t;
  712. #define LSM6DS3TR_C_SENSORHUB5_REG 0x32U
  713. typedef struct
  714. {
  715. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  716. uint8_t bit0 : 1;
  717. uint8_t bit1 : 1;
  718. uint8_t bit2 : 1;
  719. uint8_t bit3 : 1;
  720. uint8_t bit4 : 1;
  721. uint8_t bit5 : 1;
  722. uint8_t bit6 : 1;
  723. uint8_t bit7 : 1;
  724. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  725. uint8_t bit7 : 1;
  726. uint8_t bit6 : 1;
  727. uint8_t bit5 : 1;
  728. uint8_t bit4 : 1;
  729. uint8_t bit3 : 1;
  730. uint8_t bit2 : 1;
  731. uint8_t bit1 : 1;
  732. uint8_t bit0 : 1;
  733. #endif /* DRV_BYTE_ORDER */
  734. } lsm6ds3tr_c_sensorhub5_reg_t;
  735. #define LSM6DS3TR_C_SENSORHUB6_REG 0x33U
  736. typedef struct
  737. {
  738. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  739. uint8_t bit0 : 1;
  740. uint8_t bit1 : 1;
  741. uint8_t bit2 : 1;
  742. uint8_t bit3 : 1;
  743. uint8_t bit4 : 1;
  744. uint8_t bit5 : 1;
  745. uint8_t bit6 : 1;
  746. uint8_t bit7 : 1;
  747. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  748. uint8_t bit7 : 1;
  749. uint8_t bit6 : 1;
  750. uint8_t bit5 : 1;
  751. uint8_t bit4 : 1;
  752. uint8_t bit3 : 1;
  753. uint8_t bit2 : 1;
  754. uint8_t bit1 : 1;
  755. uint8_t bit0 : 1;
  756. #endif /* DRV_BYTE_ORDER */
  757. } lsm6ds3tr_c_sensorhub6_reg_t;
  758. #define LSM6DS3TR_C_SENSORHUB7_REG 0x34U
  759. typedef struct
  760. {
  761. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  762. uint8_t bit0 : 1;
  763. uint8_t bit1 : 1;
  764. uint8_t bit2 : 1;
  765. uint8_t bit3 : 1;
  766. uint8_t bit4 : 1;
  767. uint8_t bit5 : 1;
  768. uint8_t bit6 : 1;
  769. uint8_t bit7 : 1;
  770. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  771. uint8_t bit7 : 1;
  772. uint8_t bit6 : 1;
  773. uint8_t bit5 : 1;
  774. uint8_t bit4 : 1;
  775. uint8_t bit3 : 1;
  776. uint8_t bit2 : 1;
  777. uint8_t bit1 : 1;
  778. uint8_t bit0 : 1;
  779. #endif /* DRV_BYTE_ORDER */
  780. } lsm6ds3tr_c_sensorhub7_reg_t;
  781. #define LSM6DS3TR_C_SENSORHUB8_REG 0x35U
  782. typedef struct
  783. {
  784. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  785. uint8_t bit0 : 1;
  786. uint8_t bit1 : 1;
  787. uint8_t bit2 : 1;
  788. uint8_t bit3 : 1;
  789. uint8_t bit4 : 1;
  790. uint8_t bit5 : 1;
  791. uint8_t bit6 : 1;
  792. uint8_t bit7 : 1;
  793. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  794. uint8_t bit7 : 1;
  795. uint8_t bit6 : 1;
  796. uint8_t bit5 : 1;
  797. uint8_t bit4 : 1;
  798. uint8_t bit3 : 1;
  799. uint8_t bit2 : 1;
  800. uint8_t bit1 : 1;
  801. uint8_t bit0 : 1;
  802. #endif /* DRV_BYTE_ORDER */
  803. } lsm6ds3tr_c_sensorhub8_reg_t;
  804. #define LSM6DS3TR_C_SENSORHUB9_REG 0x36U
  805. typedef struct
  806. {
  807. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  808. uint8_t bit0 : 1;
  809. uint8_t bit1 : 1;
  810. uint8_t bit2 : 1;
  811. uint8_t bit3 : 1;
  812. uint8_t bit4 : 1;
  813. uint8_t bit5 : 1;
  814. uint8_t bit6 : 1;
  815. uint8_t bit7 : 1;
  816. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  817. uint8_t bit7 : 1;
  818. uint8_t bit6 : 1;
  819. uint8_t bit5 : 1;
  820. uint8_t bit4 : 1;
  821. uint8_t bit3 : 1;
  822. uint8_t bit2 : 1;
  823. uint8_t bit1 : 1;
  824. uint8_t bit0 : 1;
  825. #endif /* DRV_BYTE_ORDER */
  826. } lsm6ds3tr_c_sensorhub9_reg_t;
  827. #define LSM6DS3TR_C_SENSORHUB10_REG 0x37U
  828. typedef struct
  829. {
  830. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  831. uint8_t bit0 : 1;
  832. uint8_t bit1 : 1;
  833. uint8_t bit2 : 1;
  834. uint8_t bit3 : 1;
  835. uint8_t bit4 : 1;
  836. uint8_t bit5 : 1;
  837. uint8_t bit6 : 1;
  838. uint8_t bit7 : 1;
  839. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  840. uint8_t bit7 : 1;
  841. uint8_t bit6 : 1;
  842. uint8_t bit5 : 1;
  843. uint8_t bit4 : 1;
  844. uint8_t bit3 : 1;
  845. uint8_t bit2 : 1;
  846. uint8_t bit1 : 1;
  847. uint8_t bit0 : 1;
  848. #endif /* DRV_BYTE_ORDER */
  849. } lsm6ds3tr_c_sensorhub10_reg_t;
  850. #define LSM6DS3TR_C_SENSORHUB11_REG 0x38U
  851. typedef struct
  852. {
  853. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  854. uint8_t bit0 : 1;
  855. uint8_t bit1 : 1;
  856. uint8_t bit2 : 1;
  857. uint8_t bit3 : 1;
  858. uint8_t bit4 : 1;
  859. uint8_t bit5 : 1;
  860. uint8_t bit6 : 1;
  861. uint8_t bit7 : 1;
  862. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  863. uint8_t bit7 : 1;
  864. uint8_t bit6 : 1;
  865. uint8_t bit5 : 1;
  866. uint8_t bit4 : 1;
  867. uint8_t bit3 : 1;
  868. uint8_t bit2 : 1;
  869. uint8_t bit1 : 1;
  870. uint8_t bit0 : 1;
  871. #endif /* DRV_BYTE_ORDER */
  872. } lsm6ds3tr_c_sensorhub11_reg_t;
  873. #define LSM6DS3TR_C_SENSORHUB12_REG 0x39U
  874. typedef struct
  875. {
  876. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  877. uint8_t bit0 : 1;
  878. uint8_t bit1 : 1;
  879. uint8_t bit2 : 1;
  880. uint8_t bit3 : 1;
  881. uint8_t bit4 : 1;
  882. uint8_t bit5 : 1;
  883. uint8_t bit6 : 1;
  884. uint8_t bit7 : 1;
  885. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  886. uint8_t bit7 : 1;
  887. uint8_t bit6 : 1;
  888. uint8_t bit5 : 1;
  889. uint8_t bit4 : 1;
  890. uint8_t bit3 : 1;
  891. uint8_t bit2 : 1;
  892. uint8_t bit1 : 1;
  893. uint8_t bit0 : 1;
  894. #endif /* DRV_BYTE_ORDER */
  895. } lsm6ds3tr_c_sensorhub12_reg_t;
  896. #define LSM6DS3TR_C_FIFO_STATUS1 0x3AU
  897. typedef struct
  898. {
  899. uint8_t diff_fifo : 8; /* + FIFO_STATUS2(diff_fifo) */
  900. } lsm6ds3tr_c_fifo_status1_t;
  901. #define LSM6DS3TR_C_FIFO_STATUS2 0x3BU
  902. typedef struct
  903. {
  904. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  905. uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
  906. uint8_t not_used_01 : 1;
  907. uint8_t fifo_empty : 1;
  908. uint8_t fifo_full_smart : 1;
  909. uint8_t over_run : 1;
  910. uint8_t waterm : 1;
  911. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  912. uint8_t waterm : 1;
  913. uint8_t over_run : 1;
  914. uint8_t fifo_full_smart : 1;
  915. uint8_t fifo_empty : 1;
  916. uint8_t not_used_01 : 1;
  917. uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
  918. #endif /* DRV_BYTE_ORDER */
  919. } lsm6ds3tr_c_fifo_status2_t;
  920. #define LSM6DS3TR_C_FIFO_STATUS3 0x3CU
  921. typedef struct
  922. {
  923. uint8_t fifo_pattern :
  924. 8; /* + FIFO_STATUS4(fifo_pattern) */
  925. } lsm6ds3tr_c_fifo_status3_t;
  926. #define LSM6DS3TR_C_FIFO_STATUS4 0x3DU
  927. typedef struct
  928. {
  929. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  930. uint8_t fifo_pattern :
  931. 2; /* + FIFO_STATUS3(fifo_pattern) */
  932. uint8_t not_used_01 : 6;
  933. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  934. uint8_t not_used_01 : 6;
  935. uint8_t fifo_pattern :
  936. 2; /* + FIFO_STATUS3(fifo_pattern) */
  937. #endif /* DRV_BYTE_ORDER */
  938. } lsm6ds3tr_c_fifo_status4_t;
  939. #define LSM6DS3TR_C_FIFO_DATA_OUT_L 0x3EU
  940. #define LSM6DS3TR_C_FIFO_DATA_OUT_H 0x3FU
  941. #define LSM6DS3TR_C_TIMESTAMP0_REG 0x40U
  942. #define LSM6DS3TR_C_TIMESTAMP1_REG 0x41U
  943. #define LSM6DS3TR_C_TIMESTAMP2_REG 0x42U
  944. #define LSM6DS3TR_C_STEP_TIMESTAMP_L 0x49U
  945. #define LSM6DS3TR_C_STEP_TIMESTAMP_H 0x4AU
  946. #define LSM6DS3TR_C_STEP_COUNTER_L 0x4BU
  947. #define LSM6DS3TR_C_STEP_COUNTER_H 0x4CU
  948. #define LSM6DS3TR_C_SENSORHUB13_REG 0x4DU
  949. typedef struct
  950. {
  951. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  952. uint8_t bit0 : 1;
  953. uint8_t bit1 : 1;
  954. uint8_t bit2 : 1;
  955. uint8_t bit3 : 1;
  956. uint8_t bit4 : 1;
  957. uint8_t bit5 : 1;
  958. uint8_t bit6 : 1;
  959. uint8_t bit7 : 1;
  960. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  961. uint8_t bit7 : 1;
  962. uint8_t bit6 : 1;
  963. uint8_t bit5 : 1;
  964. uint8_t bit4 : 1;
  965. uint8_t bit3 : 1;
  966. uint8_t bit2 : 1;
  967. uint8_t bit1 : 1;
  968. uint8_t bit0 : 1;
  969. #endif /* DRV_BYTE_ORDER */
  970. } lsm6ds3tr_c_sensorhub13_reg_t;
  971. #define LSM6DS3TR_C_SENSORHUB14_REG 0x4EU
  972. typedef struct
  973. {
  974. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  975. uint8_t bit0 : 1;
  976. uint8_t bit1 : 1;
  977. uint8_t bit2 : 1;
  978. uint8_t bit3 : 1;
  979. uint8_t bit4 : 1;
  980. uint8_t bit5 : 1;
  981. uint8_t bit6 : 1;
  982. uint8_t bit7 : 1;
  983. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  984. uint8_t bit7 : 1;
  985. uint8_t bit6 : 1;
  986. uint8_t bit5 : 1;
  987. uint8_t bit4 : 1;
  988. uint8_t bit3 : 1;
  989. uint8_t bit2 : 1;
  990. uint8_t bit1 : 1;
  991. uint8_t bit0 : 1;
  992. #endif /* DRV_BYTE_ORDER */
  993. } lsm6ds3tr_c_sensorhub14_reg_t;
  994. #define LSM6DS3TR_C_SENSORHUB15_REG 0x4FU
  995. typedef struct
  996. {
  997. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  998. uint8_t bit0 : 1;
  999. uint8_t bit1 : 1;
  1000. uint8_t bit2 : 1;
  1001. uint8_t bit3 : 1;
  1002. uint8_t bit4 : 1;
  1003. uint8_t bit5 : 1;
  1004. uint8_t bit6 : 1;
  1005. uint8_t bit7 : 1;
  1006. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1007. uint8_t bit7 : 1;
  1008. uint8_t bit6 : 1;
  1009. uint8_t bit5 : 1;
  1010. uint8_t bit4 : 1;
  1011. uint8_t bit3 : 1;
  1012. uint8_t bit2 : 1;
  1013. uint8_t bit1 : 1;
  1014. uint8_t bit0 : 1;
  1015. #endif /* DRV_BYTE_ORDER */
  1016. } lsm6ds3tr_c_sensorhub15_reg_t;
  1017. #define LSM6DS3TR_C_SENSORHUB16_REG 0x50U
  1018. typedef struct
  1019. {
  1020. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1021. uint8_t bit0 : 1;
  1022. uint8_t bit1 : 1;
  1023. uint8_t bit2 : 1;
  1024. uint8_t bit3 : 1;
  1025. uint8_t bit4 : 1;
  1026. uint8_t bit5 : 1;
  1027. uint8_t bit6 : 1;
  1028. uint8_t bit7 : 1;
  1029. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1030. uint8_t bit7 : 1;
  1031. uint8_t bit6 : 1;
  1032. uint8_t bit5 : 1;
  1033. uint8_t bit4 : 1;
  1034. uint8_t bit3 : 1;
  1035. uint8_t bit2 : 1;
  1036. uint8_t bit1 : 1;
  1037. uint8_t bit0 : 1;
  1038. #endif /* DRV_BYTE_ORDER */
  1039. } lsm6ds3tr_c_sensorhub16_reg_t;
  1040. #define LSM6DS3TR_C_SENSORHUB17_REG 0x51U
  1041. typedef struct
  1042. {
  1043. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1044. uint8_t bit0 : 1;
  1045. uint8_t bit1 : 1;
  1046. uint8_t bit2 : 1;
  1047. uint8_t bit3 : 1;
  1048. uint8_t bit4 : 1;
  1049. uint8_t bit5 : 1;
  1050. uint8_t bit6 : 1;
  1051. uint8_t bit7 : 1;
  1052. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1053. uint8_t bit7 : 1;
  1054. uint8_t bit6 : 1;
  1055. uint8_t bit5 : 1;
  1056. uint8_t bit4 : 1;
  1057. uint8_t bit3 : 1;
  1058. uint8_t bit2 : 1;
  1059. uint8_t bit1 : 1;
  1060. uint8_t bit0 : 1;
  1061. #endif /* DRV_BYTE_ORDER */
  1062. } lsm6ds3tr_c_sensorhub17_reg_t;
  1063. #define LSM6DS3TR_C_SENSORHUB18_REG 0x52U
  1064. typedef struct
  1065. {
  1066. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1067. uint8_t bit0 : 1;
  1068. uint8_t bit1 : 1;
  1069. uint8_t bit2 : 1;
  1070. uint8_t bit3 : 1;
  1071. uint8_t bit4 : 1;
  1072. uint8_t bit5 : 1;
  1073. uint8_t bit6 : 1;
  1074. uint8_t bit7 : 1;
  1075. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1076. uint8_t bit7 : 1;
  1077. uint8_t bit6 : 1;
  1078. uint8_t bit5 : 1;
  1079. uint8_t bit4 : 1;
  1080. uint8_t bit3 : 1;
  1081. uint8_t bit2 : 1;
  1082. uint8_t bit1 : 1;
  1083. uint8_t bit0 : 1;
  1084. #endif /* DRV_BYTE_ORDER */
  1085. } lsm6ds3tr_c_sensorhub18_reg_t;
  1086. #define LSM6DS3TR_C_FUNC_SRC1 0x53U
  1087. typedef struct
  1088. {
  1089. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1090. uint8_t sensorhub_end_op : 1;
  1091. uint8_t si_end_op : 1;
  1092. uint8_t hi_fail : 1;
  1093. uint8_t step_overflow : 1;
  1094. uint8_t step_detected : 1;
  1095. uint8_t tilt_ia : 1;
  1096. uint8_t sign_motion_ia : 1;
  1097. uint8_t step_count_delta_ia : 1;
  1098. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1099. uint8_t step_count_delta_ia : 1;
  1100. uint8_t sign_motion_ia : 1;
  1101. uint8_t tilt_ia : 1;
  1102. uint8_t step_detected : 1;
  1103. uint8_t step_overflow : 1;
  1104. uint8_t hi_fail : 1;
  1105. uint8_t si_end_op : 1;
  1106. uint8_t sensorhub_end_op : 1;
  1107. #endif /* DRV_BYTE_ORDER */
  1108. } lsm6ds3tr_c_func_src1_t;
  1109. #define LSM6DS3TR_C_FUNC_SRC2 0x54U
  1110. typedef struct
  1111. {
  1112. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1113. uint8_t wrist_tilt_ia : 1;
  1114. uint8_t not_used_01 : 2;
  1115. uint8_t slave0_nack : 1;
  1116. uint8_t slave1_nack : 1;
  1117. uint8_t slave2_nack : 1;
  1118. uint8_t slave3_nack : 1;
  1119. uint8_t not_used_02 : 1;
  1120. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1121. uint8_t not_used_02 : 1;
  1122. uint8_t slave3_nack : 1;
  1123. uint8_t slave2_nack : 1;
  1124. uint8_t slave1_nack : 1;
  1125. uint8_t slave0_nack : 1;
  1126. uint8_t not_used_01 : 2;
  1127. uint8_t wrist_tilt_ia : 1;
  1128. #endif /* DRV_BYTE_ORDER */
  1129. } lsm6ds3tr_c_func_src2_t;
  1130. #define LSM6DS3TR_C_WRIST_TILT_IA 0x55U
  1131. typedef struct
  1132. {
  1133. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1134. uint8_t not_used_01 : 2;
  1135. uint8_t wrist_tilt_ia_zneg : 1;
  1136. uint8_t wrist_tilt_ia_zpos : 1;
  1137. uint8_t wrist_tilt_ia_yneg : 1;
  1138. uint8_t wrist_tilt_ia_ypos : 1;
  1139. uint8_t wrist_tilt_ia_xneg : 1;
  1140. uint8_t wrist_tilt_ia_xpos : 1;
  1141. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1142. uint8_t wrist_tilt_ia_xpos : 1;
  1143. uint8_t wrist_tilt_ia_xneg : 1;
  1144. uint8_t wrist_tilt_ia_ypos : 1;
  1145. uint8_t wrist_tilt_ia_yneg : 1;
  1146. uint8_t wrist_tilt_ia_zpos : 1;
  1147. uint8_t wrist_tilt_ia_zneg : 1;
  1148. uint8_t not_used_01 : 2;
  1149. #endif /* DRV_BYTE_ORDER */
  1150. } lsm6ds3tr_c_wrist_tilt_ia_t;
  1151. #define LSM6DS3TR_C_TAP_CFG 0x58U
  1152. typedef struct
  1153. {
  1154. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1155. uint8_t lir : 1;
  1156. uint8_t tap_z_en : 1;
  1157. uint8_t tap_y_en : 1;
  1158. uint8_t tap_x_en : 1;
  1159. uint8_t slope_fds : 1;
  1160. uint8_t inact_en : 2;
  1161. uint8_t interrupts_enable : 1;
  1162. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1163. uint8_t interrupts_enable : 1;
  1164. uint8_t inact_en : 2;
  1165. uint8_t slope_fds : 1;
  1166. uint8_t tap_x_en : 1;
  1167. uint8_t tap_y_en : 1;
  1168. uint8_t tap_z_en : 1;
  1169. uint8_t lir : 1;
  1170. #endif /* DRV_BYTE_ORDER */
  1171. } lsm6ds3tr_c_tap_cfg_t;
  1172. #define LSM6DS3TR_C_TAP_THS_6D 0x59U
  1173. typedef struct
  1174. {
  1175. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1176. uint8_t tap_ths : 5;
  1177. uint8_t sixd_ths : 2;
  1178. uint8_t d4d_en : 1;
  1179. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1180. uint8_t d4d_en : 1;
  1181. uint8_t sixd_ths : 2;
  1182. uint8_t tap_ths : 5;
  1183. #endif /* DRV_BYTE_ORDER */
  1184. } lsm6ds3tr_c_tap_ths_6d_t;
  1185. #define LSM6DS3TR_C_INT_DUR2 0x5AU
  1186. typedef struct
  1187. {
  1188. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1189. uint8_t shock : 2;
  1190. uint8_t quiet : 2;
  1191. uint8_t dur : 4;
  1192. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1193. uint8_t dur : 4;
  1194. uint8_t quiet : 2;
  1195. uint8_t shock : 2;
  1196. #endif /* DRV_BYTE_ORDER */
  1197. } lsm6ds3tr_c_int_dur2_t;
  1198. #define LSM6DS3TR_C_WAKE_UP_THS 0x5BU
  1199. typedef struct
  1200. {
  1201. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1202. uint8_t wk_ths : 6;
  1203. uint8_t not_used_01 : 1;
  1204. uint8_t single_double_tap : 1;
  1205. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1206. uint8_t single_double_tap : 1;
  1207. uint8_t not_used_01 : 1;
  1208. uint8_t wk_ths : 6;
  1209. #endif /* DRV_BYTE_ORDER */
  1210. } lsm6ds3tr_c_wake_up_ths_t;
  1211. #define LSM6DS3TR_C_WAKE_UP_DUR 0x5CU
  1212. typedef struct
  1213. {
  1214. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1215. uint8_t sleep_dur : 4;
  1216. uint8_t timer_hr : 1;
  1217. uint8_t wake_dur : 2;
  1218. uint8_t ff_dur : 1;
  1219. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1220. uint8_t ff_dur : 1;
  1221. uint8_t wake_dur : 2;
  1222. uint8_t timer_hr : 1;
  1223. uint8_t sleep_dur : 4;
  1224. #endif /* DRV_BYTE_ORDER */
  1225. } lsm6ds3tr_c_wake_up_dur_t;
  1226. #define LSM6DS3TR_C_FREE_FALL 0x5DU
  1227. typedef struct
  1228. {
  1229. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1230. uint8_t ff_ths : 3;
  1231. uint8_t ff_dur : 5;
  1232. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1233. uint8_t ff_dur : 5;
  1234. uint8_t ff_ths : 3;
  1235. #endif /* DRV_BYTE_ORDER */
  1236. } lsm6ds3tr_c_free_fall_t;
  1237. #define LSM6DS3TR_C_MD1_CFG 0x5EU
  1238. typedef struct
  1239. {
  1240. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1241. uint8_t int1_timer : 1;
  1242. uint8_t int1_tilt : 1;
  1243. uint8_t int1_6d : 1;
  1244. uint8_t int1_double_tap : 1;
  1245. uint8_t int1_ff : 1;
  1246. uint8_t int1_wu : 1;
  1247. uint8_t int1_single_tap : 1;
  1248. uint8_t int1_inact_state : 1;
  1249. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1250. uint8_t int1_inact_state : 1;
  1251. uint8_t int1_single_tap : 1;
  1252. uint8_t int1_wu : 1;
  1253. uint8_t int1_ff : 1;
  1254. uint8_t int1_double_tap : 1;
  1255. uint8_t int1_6d : 1;
  1256. uint8_t int1_tilt : 1;
  1257. uint8_t int1_timer : 1;
  1258. #endif /* DRV_BYTE_ORDER */
  1259. } lsm6ds3tr_c_md1_cfg_t;
  1260. #define LSM6DS3TR_C_MD2_CFG 0x5FU
  1261. typedef struct
  1262. {
  1263. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1264. uint8_t int2_iron : 1;
  1265. uint8_t int2_tilt : 1;
  1266. uint8_t int2_6d : 1;
  1267. uint8_t int2_double_tap : 1;
  1268. uint8_t int2_ff : 1;
  1269. uint8_t int2_wu : 1;
  1270. uint8_t int2_single_tap : 1;
  1271. uint8_t int2_inact_state : 1;
  1272. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1273. uint8_t int2_inact_state : 1;
  1274. uint8_t int2_single_tap : 1;
  1275. uint8_t int2_wu : 1;
  1276. uint8_t int2_ff : 1;
  1277. uint8_t int2_double_tap : 1;
  1278. uint8_t int2_6d : 1;
  1279. uint8_t int2_tilt : 1;
  1280. uint8_t int2_iron : 1;
  1281. #endif /* DRV_BYTE_ORDER */
  1282. } lsm6ds3tr_c_md2_cfg_t;
  1283. #define LSM6DS3TR_C_MASTER_CMD_CODE 0x60U
  1284. typedef struct
  1285. {
  1286. uint8_t master_cmd_code : 8;
  1287. } lsm6ds3tr_c_master_cmd_code_t;
  1288. #define LSM6DS3TR_C_SENS_SYNC_SPI_ERROR_CODE 0x61U
  1289. typedef struct
  1290. {
  1291. uint8_t error_code : 8;
  1292. } lsm6ds3tr_c_sens_sync_spi_error_code_t;
  1293. #define LSM6DS3TR_C_OUT_MAG_RAW_X_L 0x66U
  1294. #define LSM6DS3TR_C_OUT_MAG_RAW_X_H 0x67U
  1295. #define LSM6DS3TR_C_OUT_MAG_RAW_Y_L 0x68U
  1296. #define LSM6DS3TR_C_OUT_MAG_RAW_Y_H 0x69U
  1297. #define LSM6DS3TR_C_OUT_MAG_RAW_Z_L 0x6AU
  1298. #define LSM6DS3TR_C_OUT_MAG_RAW_Z_H 0x6BU
  1299. #define LSM6DS3TR_C_X_OFS_USR 0x73U
  1300. #define LSM6DS3TR_C_Y_OFS_USR 0x74U
  1301. #define LSM6DS3TR_C_Z_OFS_USR 0x75U
  1302. #define LSM6DS3TR_C_SLV0_ADD 0x02U
  1303. typedef struct
  1304. {
  1305. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1306. uint8_t rw_0 : 1;
  1307. uint8_t slave0_add : 7;
  1308. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1309. uint8_t slave0_add : 7;
  1310. uint8_t rw_0 : 1;
  1311. #endif /* DRV_BYTE_ORDER */
  1312. } lsm6ds3tr_c_slv0_add_t;
  1313. #define LSM6DS3TR_C_SLV0_SUBADD 0x03U
  1314. typedef struct
  1315. {
  1316. uint8_t slave0_reg : 8;
  1317. } lsm6ds3tr_c_slv0_subadd_t;
  1318. #define LSM6DS3TR_C_SLAVE0_CONFIG 0x04U
  1319. typedef struct
  1320. {
  1321. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1322. uint8_t slave0_numop : 3;
  1323. uint8_t src_mode : 1;
  1324. uint8_t aux_sens_on : 2;
  1325. uint8_t slave0_rate : 2;
  1326. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1327. uint8_t slave0_rate : 2;
  1328. uint8_t aux_sens_on : 2;
  1329. uint8_t src_mode : 1;
  1330. uint8_t slave0_numop : 3;
  1331. #endif /* DRV_BYTE_ORDER */
  1332. } lsm6ds3tr_c_slave0_config_t;
  1333. #define LSM6DS3TR_C_SLV1_ADD 0x05U
  1334. typedef struct
  1335. {
  1336. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1337. uint8_t r_1 : 1;
  1338. uint8_t slave1_add : 7;
  1339. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1340. uint8_t slave1_add : 7;
  1341. uint8_t r_1 : 1;
  1342. #endif /* DRV_BYTE_ORDER */
  1343. } lsm6ds3tr_c_slv1_add_t;
  1344. #define LSM6DS3TR_C_SLV1_SUBADD 0x06U
  1345. typedef struct
  1346. {
  1347. uint8_t slave1_reg : 8;
  1348. } lsm6ds3tr_c_slv1_subadd_t;
  1349. #define LSM6DS3TR_C_SLAVE1_CONFIG 0x07U
  1350. typedef struct
  1351. {
  1352. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1353. uint8_t slave1_numop : 3;
  1354. uint8_t not_used_01 : 2;
  1355. uint8_t write_once : 1;
  1356. uint8_t slave1_rate : 2;
  1357. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1358. uint8_t slave1_rate : 2;
  1359. uint8_t write_once : 1;
  1360. uint8_t not_used_01 : 2;
  1361. uint8_t slave1_numop : 3;
  1362. #endif /* DRV_BYTE_ORDER */
  1363. } lsm6ds3tr_c_slave1_config_t;
  1364. #define LSM6DS3TR_C_SLV2_ADD 0x08U
  1365. typedef struct
  1366. {
  1367. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1368. uint8_t r_2 : 1;
  1369. uint8_t slave2_add : 7;
  1370. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1371. uint8_t slave2_add : 7;
  1372. uint8_t r_2 : 1;
  1373. #endif /* DRV_BYTE_ORDER */
  1374. } lsm6ds3tr_c_slv2_add_t;
  1375. #define LSM6DS3TR_C_SLV2_SUBADD 0x09U
  1376. typedef struct
  1377. {
  1378. uint8_t slave2_reg : 8;
  1379. } lsm6ds3tr_c_slv2_subadd_t;
  1380. #define LSM6DS3TR_C_SLAVE2_CONFIG 0x0AU
  1381. typedef struct
  1382. {
  1383. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1384. uint8_t slave2_numop : 3;
  1385. uint8_t not_used_01 : 3;
  1386. uint8_t slave2_rate : 2;
  1387. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1388. uint8_t slave2_rate : 2;
  1389. uint8_t not_used_01 : 3;
  1390. uint8_t slave2_numop : 3;
  1391. #endif /* DRV_BYTE_ORDER */
  1392. } lsm6ds3tr_c_slave2_config_t;
  1393. #define LSM6DS3TR_C_SLV3_ADD 0x0BU
  1394. typedef struct
  1395. {
  1396. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1397. uint8_t r_3 : 1;
  1398. uint8_t slave3_add : 7;
  1399. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1400. uint8_t slave3_add : 7;
  1401. uint8_t r_3 : 1;
  1402. #endif /* DRV_BYTE_ORDER */
  1403. } lsm6ds3tr_c_slv3_add_t;
  1404. #define LSM6DS3TR_C_SLV3_SUBADD 0x0CU
  1405. typedef struct
  1406. {
  1407. uint8_t slave3_reg : 8;
  1408. } lsm6ds3tr_c_slv3_subadd_t;
  1409. #define LSM6DS3TR_C_SLAVE3_CONFIG 0x0DU
  1410. typedef struct
  1411. {
  1412. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1413. uint8_t slave3_numop : 3;
  1414. uint8_t not_used_01 : 3;
  1415. uint8_t slave3_rate : 2;
  1416. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1417. uint8_t slave3_rate : 2;
  1418. uint8_t not_used_01 : 3;
  1419. uint8_t slave3_numop : 3;
  1420. #endif /* DRV_BYTE_ORDER */
  1421. } lsm6ds3tr_c_slave3_config_t;
  1422. #define LSM6DS3TR_C_DATAWRITE_SRC_MODE_SUB_SLV0 0x0EU
  1423. typedef struct
  1424. {
  1425. uint8_t slave_dataw : 8;
  1426. } lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t;
  1427. #define LSM6DS3TR_C_CONFIG_PEDO_THS_MIN 0x0FU
  1428. typedef struct
  1429. {
  1430. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1431. uint8_t ths_min : 5;
  1432. uint8_t not_used_01 : 2;
  1433. uint8_t pedo_fs : 1;
  1434. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1435. uint8_t pedo_fs : 1;
  1436. uint8_t not_used_01 : 2;
  1437. uint8_t ths_min : 5;
  1438. #endif /* DRV_BYTE_ORDER */
  1439. } lsm6ds3tr_c_config_pedo_ths_min_t;
  1440. #define LSM6DS3TR_C_SM_THS 0x13U
  1441. #define LSM6DS3TR_C_PEDO_DEB_REG 0x14U
  1442. typedef struct
  1443. {
  1444. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1445. uint8_t deb_step : 3;
  1446. uint8_t deb_time : 5;
  1447. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1448. uint8_t deb_time : 5;
  1449. uint8_t deb_step : 3;
  1450. #endif /* DRV_BYTE_ORDER */
  1451. } lsm6ds3tr_c_pedo_deb_reg_t;
  1452. #define LSM6DS3TR_C_STEP_COUNT_DELTA 0x15U
  1453. #define LSM6DS3TR_C_MAG_SI_XX 0x24U
  1454. #define LSM6DS3TR_C_MAG_SI_XY 0x25U
  1455. #define LSM6DS3TR_C_MAG_SI_XZ 0x26U
  1456. #define LSM6DS3TR_C_MAG_SI_YX 0x27U
  1457. #define LSM6DS3TR_C_MAG_SI_YY 0x28U
  1458. #define LSM6DS3TR_C_MAG_SI_YZ 0x29U
  1459. #define LSM6DS3TR_C_MAG_SI_ZX 0x2AU
  1460. #define LSM6DS3TR_C_MAG_SI_ZY 0x2BU
  1461. #define LSM6DS3TR_C_MAG_SI_ZZ 0x2CU
  1462. #define LSM6DS3TR_C_MAG_OFFX_L 0x2DU
  1463. #define LSM6DS3TR_C_MAG_OFFX_H 0x2EU
  1464. #define LSM6DS3TR_C_MAG_OFFY_L 0x2FU
  1465. #define LSM6DS3TR_C_MAG_OFFY_H 0x30U
  1466. #define LSM6DS3TR_C_MAG_OFFZ_L 0x31U
  1467. #define LSM6DS3TR_C_MAG_OFFZ_H 0x32U
  1468. #define LSM6DS3TR_C_A_WRIST_TILT_LAT 0x50U
  1469. #define LSM6DS3TR_C_A_WRIST_TILT_THS 0x54U
  1470. #define LSM6DS3TR_C_A_WRIST_TILT_MASK 0x59U
  1471. typedef struct
  1472. {
  1473. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1474. uint8_t not_used_01 : 2;
  1475. uint8_t wrist_tilt_mask_zneg : 1;
  1476. uint8_t wrist_tilt_mask_zpos : 1;
  1477. uint8_t wrist_tilt_mask_yneg : 1;
  1478. uint8_t wrist_tilt_mask_ypos : 1;
  1479. uint8_t wrist_tilt_mask_xneg : 1;
  1480. uint8_t wrist_tilt_mask_xpos : 1;
  1481. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1482. uint8_t wrist_tilt_mask_xpos : 1;
  1483. uint8_t wrist_tilt_mask_xneg : 1;
  1484. uint8_t wrist_tilt_mask_ypos : 1;
  1485. uint8_t wrist_tilt_mask_yneg : 1;
  1486. uint8_t wrist_tilt_mask_zpos : 1;
  1487. uint8_t wrist_tilt_mask_zneg : 1;
  1488. uint8_t not_used_01 : 2;
  1489. #endif /* DRV_BYTE_ORDER */
  1490. } lsm6ds3tr_c_a_wrist_tilt_mask_t;
  1491. /**
  1492. * @defgroup LSM6DS3TR_C_Register_Union
  1493. * @brief This union group all the registers having a bit-field
  1494. * description.
  1495. * This union is useful but it's not needed by the driver.
  1496. *
  1497. * REMOVING this union you are compliant with:
  1498. * MISRA-C 2012 [Rule 19.2] -> " Union are not allowed "
  1499. *
  1500. * @{
  1501. *
  1502. */
  1503. typedef union
  1504. {
  1505. lsm6ds3tr_c_func_cfg_access_t func_cfg_access;
  1506. lsm6ds3tr_c_sensor_sync_time_frame_t sensor_sync_time_frame;
  1507. lsm6ds3tr_c_sensor_sync_res_ratio_t sensor_sync_res_ratio;
  1508. lsm6ds3tr_c_fifo_ctrl1_t fifo_ctrl1;
  1509. lsm6ds3tr_c_fifo_ctrl2_t fifo_ctrl2;
  1510. lsm6ds3tr_c_fifo_ctrl3_t fifo_ctrl3;
  1511. lsm6ds3tr_c_fifo_ctrl4_t fifo_ctrl4;
  1512. lsm6ds3tr_c_fifo_ctrl5_t fifo_ctrl5;
  1513. lsm6ds3tr_c_drdy_pulse_cfg_g_t drdy_pulse_cfg_g;
  1514. lsm6ds3tr_c_int1_ctrl_t int1_ctrl;
  1515. lsm6ds3tr_c_int2_ctrl_t int2_ctrl;
  1516. lsm6ds3tr_c_ctrl1_xl_t ctrl1_xl;
  1517. lsm6ds3tr_c_ctrl2_g_t ctrl2_g;
  1518. lsm6ds3tr_c_ctrl3_c_t ctrl3_c;
  1519. lsm6ds3tr_c_ctrl4_c_t ctrl4_c;
  1520. lsm6ds3tr_c_ctrl5_c_t ctrl5_c;
  1521. lsm6ds3tr_c_ctrl6_c_t ctrl6_c;
  1522. lsm6ds3tr_c_ctrl7_g_t ctrl7_g;
  1523. lsm6ds3tr_c_ctrl8_xl_t ctrl8_xl;
  1524. lsm6ds3tr_c_ctrl9_xl_t ctrl9_xl;
  1525. lsm6ds3tr_c_ctrl10_c_t ctrl10_c;
  1526. lsm6ds3tr_c_master_config_t master_config;
  1527. lsm6ds3tr_c_wake_up_src_t wake_up_src;
  1528. lsm6ds3tr_c_tap_src_t tap_src;
  1529. lsm6ds3tr_c_d6d_src_t d6d_src;
  1530. lsm6ds3tr_c_status_reg_t status_reg;
  1531. lsm6ds3tr_c_sensorhub1_reg_t sensorhub1_reg;
  1532. lsm6ds3tr_c_sensorhub2_reg_t sensorhub2_reg;
  1533. lsm6ds3tr_c_sensorhub3_reg_t sensorhub3_reg;
  1534. lsm6ds3tr_c_sensorhub4_reg_t sensorhub4_reg;
  1535. lsm6ds3tr_c_sensorhub5_reg_t sensorhub5_reg;
  1536. lsm6ds3tr_c_sensorhub6_reg_t sensorhub6_reg;
  1537. lsm6ds3tr_c_sensorhub7_reg_t sensorhub7_reg;
  1538. lsm6ds3tr_c_sensorhub8_reg_t sensorhub8_reg;
  1539. lsm6ds3tr_c_sensorhub9_reg_t sensorhub9_reg;
  1540. lsm6ds3tr_c_sensorhub10_reg_t sensorhub10_reg;
  1541. lsm6ds3tr_c_sensorhub11_reg_t sensorhub11_reg;
  1542. lsm6ds3tr_c_sensorhub12_reg_t sensorhub12_reg;
  1543. lsm6ds3tr_c_fifo_status1_t fifo_status1;
  1544. lsm6ds3tr_c_fifo_status2_t fifo_status2;
  1545. lsm6ds3tr_c_fifo_status3_t fifo_status3;
  1546. lsm6ds3tr_c_fifo_status4_t fifo_status4;
  1547. lsm6ds3tr_c_sensorhub13_reg_t sensorhub13_reg;
  1548. lsm6ds3tr_c_sensorhub14_reg_t sensorhub14_reg;
  1549. lsm6ds3tr_c_sensorhub15_reg_t sensorhub15_reg;
  1550. lsm6ds3tr_c_sensorhub16_reg_t sensorhub16_reg;
  1551. lsm6ds3tr_c_sensorhub17_reg_t sensorhub17_reg;
  1552. lsm6ds3tr_c_sensorhub18_reg_t sensorhub18_reg;
  1553. lsm6ds3tr_c_func_src1_t func_src1;
  1554. lsm6ds3tr_c_func_src2_t func_src2;
  1555. lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
  1556. lsm6ds3tr_c_tap_cfg_t tap_cfg;
  1557. lsm6ds3tr_c_tap_ths_6d_t tap_ths_6d;
  1558. lsm6ds3tr_c_int_dur2_t int_dur2;
  1559. lsm6ds3tr_c_wake_up_ths_t wake_up_ths;
  1560. lsm6ds3tr_c_wake_up_dur_t wake_up_dur;
  1561. lsm6ds3tr_c_free_fall_t free_fall;
  1562. lsm6ds3tr_c_md1_cfg_t md1_cfg;
  1563. lsm6ds3tr_c_md2_cfg_t md2_cfg;
  1564. lsm6ds3tr_c_master_cmd_code_t master_cmd_code;
  1565. lsm6ds3tr_c_sens_sync_spi_error_code_t
  1566. sens_sync_spi_error_code;
  1567. lsm6ds3tr_c_slv0_add_t slv0_add;
  1568. lsm6ds3tr_c_slv0_subadd_t slv0_subadd;
  1569. lsm6ds3tr_c_slave0_config_t slave0_config;
  1570. lsm6ds3tr_c_slv1_add_t slv1_add;
  1571. lsm6ds3tr_c_slv1_subadd_t slv1_subadd;
  1572. lsm6ds3tr_c_slave1_config_t slave1_config;
  1573. lsm6ds3tr_c_slv2_add_t slv2_add;
  1574. lsm6ds3tr_c_slv2_subadd_t slv2_subadd;
  1575. lsm6ds3tr_c_slave2_config_t slave2_config;
  1576. lsm6ds3tr_c_slv3_add_t slv3_add;
  1577. lsm6ds3tr_c_slv3_subadd_t slv3_subadd;
  1578. lsm6ds3tr_c_slave3_config_t slave3_config;
  1579. lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t
  1580. datawrite_src_mode_sub_slv0;
  1581. lsm6ds3tr_c_config_pedo_ths_min_t config_pedo_ths_min;
  1582. lsm6ds3tr_c_pedo_deb_reg_t pedo_deb_reg;
  1583. lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
  1584. bitwise_t bitwise;
  1585. uint8_t byte;
  1586. } lsm6ds3tr_c_reg_t;
  1587. /**
  1588. * @}
  1589. *
  1590. */
  1591. #ifndef __weak
  1592. #define __weak __attribute__((weak))
  1593. #endif /* __weak */
  1594. /*
  1595. * These are the basic platform dependent I/O routines to read
  1596. * and write device registers connected on a standard bus.
  1597. * The driver keeps offering a default implementation based on function
  1598. * pointers to read/write routines for backward compatibility.
  1599. * The __weak directive allows the final application to overwrite
  1600. * them with a custom implementation.
  1601. */
  1602. int32_t lsm6ds3tr_c_read_reg(stmdev_ctx_t *ctx, uint8_t reg,
  1603. uint8_t *data,
  1604. uint16_t len);
  1605. int32_t lsm6ds3tr_c_write_reg(stmdev_ctx_t *ctx, uint8_t reg,
  1606. uint8_t *data,
  1607. uint16_t len);
  1608. float_t lsm6ds3tr_c_from_fs2g_to_mg(int16_t lsb);
  1609. float_t lsm6ds3tr_c_from_fs4g_to_mg(int16_t lsb);
  1610. float_t lsm6ds3tr_c_from_fs8g_to_mg(int16_t lsb);
  1611. float_t lsm6ds3tr_c_from_fs16g_to_mg(int16_t lsb);
  1612. float_t lsm6ds3tr_c_from_fs125dps_to_mdps(int16_t lsb);
  1613. float_t lsm6ds3tr_c_from_fs250dps_to_mdps(int16_t lsb);
  1614. float_t lsm6ds3tr_c_from_fs500dps_to_mdps(int16_t lsb);
  1615. float_t lsm6ds3tr_c_from_fs1000dps_to_mdps(int16_t lsb);
  1616. float_t lsm6ds3tr_c_from_fs2000dps_to_mdps(int16_t lsb);
  1617. float_t lsm6ds3tr_c_from_lsb_to_celsius(int16_t lsb);
  1618. typedef enum
  1619. {
  1620. LSM6DS3TR_C_2g = 0,
  1621. LSM6DS3TR_C_16g = 1,
  1622. LSM6DS3TR_C_4g = 2,
  1623. LSM6DS3TR_C_8g = 3,
  1624. LSM6DS3TR_C_XL_FS_ND = 4, /* ERROR CODE */
  1625. } lsm6ds3tr_c_fs_xl_t;
  1626. int32_t lsm6ds3tr_c_xl_full_scale_set(stmdev_ctx_t *ctx,
  1627. lsm6ds3tr_c_fs_xl_t val);
  1628. int32_t lsm6ds3tr_c_xl_full_scale_get(stmdev_ctx_t *ctx,
  1629. lsm6ds3tr_c_fs_xl_t *val);
  1630. typedef enum
  1631. {
  1632. LSM6DS3TR_C_XL_ODR_OFF = 0,
  1633. LSM6DS3TR_C_XL_ODR_12Hz5 = 1,
  1634. LSM6DS3TR_C_XL_ODR_26Hz = 2,
  1635. LSM6DS3TR_C_XL_ODR_52Hz = 3,
  1636. LSM6DS3TR_C_XL_ODR_104Hz = 4,
  1637. LSM6DS3TR_C_XL_ODR_208Hz = 5,
  1638. LSM6DS3TR_C_XL_ODR_416Hz = 6,
  1639. LSM6DS3TR_C_XL_ODR_833Hz = 7,
  1640. LSM6DS3TR_C_XL_ODR_1k66Hz = 8,
  1641. LSM6DS3TR_C_XL_ODR_3k33Hz = 9,
  1642. LSM6DS3TR_C_XL_ODR_6k66Hz = 10,
  1643. LSM6DS3TR_C_XL_ODR_1Hz6 = 11,
  1644. LSM6DS3TR_C_XL_ODR_ND = 12, /* ERROR CODE */
  1645. } lsm6ds3tr_c_odr_xl_t;
  1646. int32_t lsm6ds3tr_c_xl_data_rate_set(stmdev_ctx_t *ctx,
  1647. lsm6ds3tr_c_odr_xl_t val);
  1648. int32_t lsm6ds3tr_c_xl_data_rate_get(stmdev_ctx_t *ctx,
  1649. lsm6ds3tr_c_odr_xl_t *val);
  1650. typedef enum
  1651. {
  1652. LSM6DS3TR_C_250dps = 0,
  1653. LSM6DS3TR_C_125dps = 1,
  1654. LSM6DS3TR_C_500dps = 2,
  1655. LSM6DS3TR_C_1000dps = 4,
  1656. LSM6DS3TR_C_2000dps = 6,
  1657. LSM6DS3TR_C_GY_FS_ND = 7, /* ERROR CODE */
  1658. } lsm6ds3tr_c_fs_g_t;
  1659. int32_t lsm6ds3tr_c_gy_full_scale_set(stmdev_ctx_t *ctx,
  1660. lsm6ds3tr_c_fs_g_t val);
  1661. int32_t lsm6ds3tr_c_gy_full_scale_get(stmdev_ctx_t *ctx,
  1662. lsm6ds3tr_c_fs_g_t *val);
  1663. typedef enum
  1664. {
  1665. LSM6DS3TR_C_GY_ODR_OFF = 0,
  1666. LSM6DS3TR_C_GY_ODR_12Hz5 = 1,
  1667. LSM6DS3TR_C_GY_ODR_26Hz = 2,
  1668. LSM6DS3TR_C_GY_ODR_52Hz = 3,
  1669. LSM6DS3TR_C_GY_ODR_104Hz = 4,
  1670. LSM6DS3TR_C_GY_ODR_208Hz = 5,
  1671. LSM6DS3TR_C_GY_ODR_416Hz = 6,
  1672. LSM6DS3TR_C_GY_ODR_833Hz = 7,
  1673. LSM6DS3TR_C_GY_ODR_1k66Hz = 8,
  1674. LSM6DS3TR_C_GY_ODR_3k33Hz = 9,
  1675. LSM6DS3TR_C_GY_ODR_6k66Hz = 10,
  1676. LSM6DS3TR_C_GY_ODR_ND = 11, /* ERROR CODE */
  1677. } lsm6ds3tr_c_odr_g_t;
  1678. int32_t lsm6ds3tr_c_gy_data_rate_set(stmdev_ctx_t *ctx,
  1679. lsm6ds3tr_c_odr_g_t val);
  1680. int32_t lsm6ds3tr_c_gy_data_rate_get(stmdev_ctx_t *ctx,
  1681. lsm6ds3tr_c_odr_g_t *val);
  1682. int32_t lsm6ds3tr_c_block_data_update_set(stmdev_ctx_t *ctx,
  1683. uint8_t val);
  1684. int32_t lsm6ds3tr_c_block_data_update_get(stmdev_ctx_t *ctx,
  1685. uint8_t *val);
  1686. typedef enum
  1687. {
  1688. LSM6DS3TR_C_LSb_1mg = 0,
  1689. LSM6DS3TR_C_LSb_16mg = 1,
  1690. LSM6DS3TR_C_WEIGHT_ND = 2,
  1691. } lsm6ds3tr_c_usr_off_w_t;
  1692. int32_t lsm6ds3tr_c_xl_offset_weight_set(stmdev_ctx_t *ctx,
  1693. lsm6ds3tr_c_usr_off_w_t val);
  1694. int32_t lsm6ds3tr_c_xl_offset_weight_get(stmdev_ctx_t *ctx,
  1695. lsm6ds3tr_c_usr_off_w_t *val);
  1696. typedef enum
  1697. {
  1698. LSM6DS3TR_C_XL_HIGH_PERFORMANCE = 0,
  1699. LSM6DS3TR_C_XL_NORMAL = 1,
  1700. LSM6DS3TR_C_XL_PW_MODE_ND = 2, /* ERROR CODE */
  1701. } lsm6ds3tr_c_xl_hm_mode_t;
  1702. int32_t lsm6ds3tr_c_xl_power_mode_set(stmdev_ctx_t *ctx,
  1703. lsm6ds3tr_c_xl_hm_mode_t val);
  1704. int32_t lsm6ds3tr_c_xl_power_mode_get(stmdev_ctx_t *ctx,
  1705. lsm6ds3tr_c_xl_hm_mode_t *val);
  1706. typedef enum
  1707. {
  1708. LSM6DS3TR_C_STAT_RND_DISABLE = 0,
  1709. LSM6DS3TR_C_STAT_RND_ENABLE = 1,
  1710. LSM6DS3TR_C_STAT_RND_ND = 2, /* ERROR CODE */
  1711. } lsm6ds3tr_c_rounding_status_t;
  1712. int32_t lsm6ds3tr_c_rounding_on_status_set(stmdev_ctx_t *ctx,
  1713. lsm6ds3tr_c_rounding_status_t val);
  1714. int32_t lsm6ds3tr_c_rounding_on_status_get(stmdev_ctx_t *ctx,
  1715. lsm6ds3tr_c_rounding_status_t *val);
  1716. typedef enum
  1717. {
  1718. LSM6DS3TR_C_GY_HIGH_PERFORMANCE = 0,
  1719. LSM6DS3TR_C_GY_NORMAL = 1,
  1720. LSM6DS3TR_C_GY_PW_MODE_ND = 2, /* ERROR CODE */
  1721. } lsm6ds3tr_c_g_hm_mode_t;
  1722. int32_t lsm6ds3tr_c_gy_power_mode_set(stmdev_ctx_t *ctx,
  1723. lsm6ds3tr_c_g_hm_mode_t val);
  1724. int32_t lsm6ds3tr_c_gy_power_mode_get(stmdev_ctx_t *ctx,
  1725. lsm6ds3tr_c_g_hm_mode_t *val);
  1726. typedef struct
  1727. {
  1728. lsm6ds3tr_c_wake_up_src_t wake_up_src;
  1729. lsm6ds3tr_c_tap_src_t tap_src;
  1730. lsm6ds3tr_c_d6d_src_t d6d_src;
  1731. lsm6ds3tr_c_status_reg_t status_reg;
  1732. lsm6ds3tr_c_func_src1_t func_src1;
  1733. lsm6ds3tr_c_func_src2_t func_src2;
  1734. lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
  1735. lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
  1736. } lsm6ds3tr_c_all_sources_t;
  1737. int32_t lsm6ds3tr_c_all_sources_get(stmdev_ctx_t *ctx,
  1738. lsm6ds3tr_c_all_sources_t *val);
  1739. int32_t lsm6ds3tr_c_status_reg_get(stmdev_ctx_t *ctx,
  1740. lsm6ds3tr_c_status_reg_t *val);
  1741. int32_t lsm6ds3tr_c_xl_flag_data_ready_get(stmdev_ctx_t *ctx,
  1742. uint8_t *val);
  1743. int32_t lsm6ds3tr_c_gy_flag_data_ready_get(stmdev_ctx_t *ctx,
  1744. uint8_t *val);
  1745. int32_t lsm6ds3tr_c_temp_flag_data_ready_get(stmdev_ctx_t *ctx,
  1746. uint8_t *val);
  1747. int32_t lsm6ds3tr_c_xl_usr_offset_set(stmdev_ctx_t *ctx,
  1748. uint8_t *buff);
  1749. int32_t lsm6ds3tr_c_xl_usr_offset_get(stmdev_ctx_t *ctx,
  1750. uint8_t *buff);
  1751. int32_t lsm6ds3tr_c_timestamp_set(stmdev_ctx_t *ctx, uint8_t val);
  1752. int32_t lsm6ds3tr_c_timestamp_get(stmdev_ctx_t *ctx, uint8_t *val);
  1753. typedef enum
  1754. {
  1755. LSM6DS3TR_C_LSB_6ms4 = 0,
  1756. LSM6DS3TR_C_LSB_25us = 1,
  1757. LSM6DS3TR_C_TS_RES_ND = 2, /* ERROR CODE */
  1758. } lsm6ds3tr_c_timer_hr_t;
  1759. int32_t lsm6ds3tr_c_timestamp_res_set(stmdev_ctx_t *ctx,
  1760. lsm6ds3tr_c_timer_hr_t val);
  1761. int32_t lsm6ds3tr_c_timestamp_res_get(stmdev_ctx_t *ctx,
  1762. lsm6ds3tr_c_timer_hr_t *val);
  1763. typedef enum
  1764. {
  1765. LSM6DS3TR_C_ROUND_DISABLE = 0,
  1766. LSM6DS3TR_C_ROUND_XL = 1,
  1767. LSM6DS3TR_C_ROUND_GY = 2,
  1768. LSM6DS3TR_C_ROUND_GY_XL = 3,
  1769. LSM6DS3TR_C_ROUND_SH1_TO_SH6 = 4,
  1770. LSM6DS3TR_C_ROUND_XL_SH1_TO_SH6 = 5,
  1771. LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH12 = 6,
  1772. LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH6 = 7,
  1773. LSM6DS3TR_C_ROUND_OUT_ND = 8, /* ERROR CODE */
  1774. } lsm6ds3tr_c_rounding_t;
  1775. int32_t lsm6ds3tr_c_rounding_mode_set(stmdev_ctx_t *ctx,
  1776. lsm6ds3tr_c_rounding_t val);
  1777. int32_t lsm6ds3tr_c_rounding_mode_get(stmdev_ctx_t *ctx,
  1778. lsm6ds3tr_c_rounding_t *val);
  1779. int32_t lsm6ds3tr_c_temperature_raw_get(stmdev_ctx_t *ctx,
  1780. int16_t *val);
  1781. int32_t lsm6ds3tr_c_angular_rate_raw_get(stmdev_ctx_t *ctx,
  1782. int16_t *val);
  1783. int32_t lsm6ds3tr_c_acceleration_raw_get(stmdev_ctx_t *ctx,
  1784. int16_t *val);
  1785. int32_t lsm6ds3tr_c_mag_calibrated_raw_get(stmdev_ctx_t *ctx,
  1786. int16_t *val);
  1787. int32_t lsm6ds3tr_c_fifo_raw_data_get(stmdev_ctx_t *ctx,
  1788. uint8_t *buffer,
  1789. uint8_t len);
  1790. typedef enum
  1791. {
  1792. LSM6DS3TR_C_USER_BANK = 0,
  1793. LSM6DS3TR_C_BANK_A = 4,
  1794. LSM6DS3TR_C_BANK_B = 5,
  1795. LSM6DS3TR_C_BANK_ND = 6, /* ERROR CODE */
  1796. } lsm6ds3tr_c_func_cfg_en_t;
  1797. int32_t lsm6ds3tr_c_mem_bank_set(stmdev_ctx_t *ctx,
  1798. lsm6ds3tr_c_func_cfg_en_t val);
  1799. int32_t lsm6ds3tr_c_mem_bank_get(stmdev_ctx_t *ctx,
  1800. lsm6ds3tr_c_func_cfg_en_t *val);
  1801. typedef enum
  1802. {
  1803. LSM6DS3TR_C_DRDY_LATCHED = 0,
  1804. LSM6DS3TR_C_DRDY_PULSED = 1,
  1805. LSM6DS3TR_C_DRDY_ND = 2, /* ERROR CODE */
  1806. } lsm6ds3tr_c_drdy_pulsed_g_t;
  1807. int32_t lsm6ds3tr_c_data_ready_mode_set(stmdev_ctx_t *ctx,
  1808. lsm6ds3tr_c_drdy_pulsed_g_t val);
  1809. int32_t lsm6ds3tr_c_data_ready_mode_get(stmdev_ctx_t *ctx,
  1810. lsm6ds3tr_c_drdy_pulsed_g_t *val);
  1811. int32_t lsm6ds3tr_c_device_id_get(stmdev_ctx_t *ctx, uint8_t *buff);
  1812. int32_t lsm6ds3tr_c_reset_set(stmdev_ctx_t *ctx, uint8_t val);
  1813. int32_t lsm6ds3tr_c_reset_get(stmdev_ctx_t *ctx, uint8_t *val);
  1814. typedef enum
  1815. {
  1816. LSM6DS3TR_C_LSB_AT_LOW_ADD = 0,
  1817. LSM6DS3TR_C_MSB_AT_LOW_ADD = 1,
  1818. LSM6DS3TR_C_DATA_FMT_ND = 2, /* ERROR CODE */
  1819. } lsm6ds3tr_c_ble_t;
  1820. int32_t lsm6ds3tr_c_data_format_set(stmdev_ctx_t *ctx,
  1821. lsm6ds3tr_c_ble_t val);
  1822. int32_t lsm6ds3tr_c_data_format_get(stmdev_ctx_t *ctx,
  1823. lsm6ds3tr_c_ble_t *val);
  1824. int32_t lsm6ds3tr_c_auto_increment_set(stmdev_ctx_t *ctx,
  1825. uint8_t val);
  1826. int32_t lsm6ds3tr_c_auto_increment_get(stmdev_ctx_t *ctx,
  1827. uint8_t *val);
  1828. int32_t lsm6ds3tr_c_boot_set(stmdev_ctx_t *ctx, uint8_t val);
  1829. int32_t lsm6ds3tr_c_boot_get(stmdev_ctx_t *ctx, uint8_t *val);
  1830. typedef enum
  1831. {
  1832. LSM6DS3TR_C_XL_ST_DISABLE = 0,
  1833. LSM6DS3TR_C_XL_ST_POSITIVE = 1,
  1834. LSM6DS3TR_C_XL_ST_NEGATIVE = 2,
  1835. LSM6DS3TR_C_XL_ST_ND = 3, /* ERROR CODE */
  1836. } lsm6ds3tr_c_st_xl_t;
  1837. int32_t lsm6ds3tr_c_xl_self_test_set(stmdev_ctx_t *ctx,
  1838. lsm6ds3tr_c_st_xl_t val);
  1839. int32_t lsm6ds3tr_c_xl_self_test_get(stmdev_ctx_t *ctx,
  1840. lsm6ds3tr_c_st_xl_t *val);
  1841. typedef enum
  1842. {
  1843. LSM6DS3TR_C_GY_ST_DISABLE = 0,
  1844. LSM6DS3TR_C_GY_ST_POSITIVE = 1,
  1845. LSM6DS3TR_C_GY_ST_NEGATIVE = 3,
  1846. LSM6DS3TR_C_GY_ST_ND = 4, /* ERROR CODE */
  1847. } lsm6ds3tr_c_st_g_t;
  1848. int32_t lsm6ds3tr_c_gy_self_test_set(stmdev_ctx_t *ctx,
  1849. lsm6ds3tr_c_st_g_t val);
  1850. int32_t lsm6ds3tr_c_gy_self_test_get(stmdev_ctx_t *ctx,
  1851. lsm6ds3tr_c_st_g_t *val);
  1852. int32_t lsm6ds3tr_c_filter_settling_mask_set(stmdev_ctx_t *ctx,
  1853. uint8_t val);
  1854. int32_t lsm6ds3tr_c_filter_settling_mask_get(stmdev_ctx_t *ctx,
  1855. uint8_t *val);
  1856. typedef enum
  1857. {
  1858. LSM6DS3TR_C_USE_SLOPE = 0,
  1859. LSM6DS3TR_C_USE_HPF = 1,
  1860. LSM6DS3TR_C_HP_PATH_ND = 2, /* ERROR CODE */
  1861. } lsm6ds3tr_c_slope_fds_t;
  1862. int32_t lsm6ds3tr_c_xl_hp_path_internal_set(stmdev_ctx_t *ctx,
  1863. lsm6ds3tr_c_slope_fds_t val);
  1864. int32_t lsm6ds3tr_c_xl_hp_path_internal_get(stmdev_ctx_t *ctx,
  1865. lsm6ds3tr_c_slope_fds_t *val);
  1866. typedef enum
  1867. {
  1868. LSM6DS3TR_C_XL_ANA_BW_1k5Hz = 0,
  1869. LSM6DS3TR_C_XL_ANA_BW_400Hz = 1,
  1870. LSM6DS3TR_C_XL_ANA_BW_ND = 2, /* ERROR CODE */
  1871. } lsm6ds3tr_c_bw0_xl_t;
  1872. int32_t lsm6ds3tr_c_xl_filter_analog_set(stmdev_ctx_t *ctx,
  1873. lsm6ds3tr_c_bw0_xl_t val);
  1874. int32_t lsm6ds3tr_c_xl_filter_analog_get(stmdev_ctx_t *ctx,
  1875. lsm6ds3tr_c_bw0_xl_t *val);
  1876. typedef enum
  1877. {
  1878. LSM6DS3TR_C_XL_LP1_ODR_DIV_2 = 0,
  1879. LSM6DS3TR_C_XL_LP1_ODR_DIV_4 = 1,
  1880. LSM6DS3TR_C_XL_LP1_NA = 2, /* ERROR CODE */
  1881. } lsm6ds3tr_c_lpf1_bw_sel_t;
  1882. int32_t lsm6ds3tr_c_xl_lp1_bandwidth_set(stmdev_ctx_t *ctx,
  1883. lsm6ds3tr_c_lpf1_bw_sel_t val);
  1884. int32_t lsm6ds3tr_c_xl_lp1_bandwidth_get(stmdev_ctx_t *ctx,
  1885. lsm6ds3tr_c_lpf1_bw_sel_t *val);
  1886. typedef enum
  1887. {
  1888. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_50 = 0x00,
  1889. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_100 = 0x01,
  1890. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_9 = 0x02,
  1891. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_400 = 0x03,
  1892. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_50 = 0x10,
  1893. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_100 = 0x11,
  1894. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_9 = 0x12,
  1895. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_400 = 0x13,
  1896. LSM6DS3TR_C_XL_LP_NA = 0x20, /* ERROR CODE */
  1897. } lsm6ds3tr_c_input_composite_t;
  1898. int32_t lsm6ds3tr_c_xl_lp2_bandwidth_set(stmdev_ctx_t *ctx,
  1899. lsm6ds3tr_c_input_composite_t val);
  1900. int32_t lsm6ds3tr_c_xl_lp2_bandwidth_get(stmdev_ctx_t *ctx,
  1901. lsm6ds3tr_c_input_composite_t *val);
  1902. int32_t lsm6ds3tr_c_xl_reference_mode_set(stmdev_ctx_t *ctx,
  1903. uint8_t val);
  1904. int32_t lsm6ds3tr_c_xl_reference_mode_get(stmdev_ctx_t *ctx,
  1905. uint8_t *val);
  1906. typedef enum
  1907. {
  1908. LSM6DS3TR_C_XL_HP_ODR_DIV_4 = 0x00, /* Slope filter */
  1909. LSM6DS3TR_C_XL_HP_ODR_DIV_100 = 0x01,
  1910. LSM6DS3TR_C_XL_HP_ODR_DIV_9 = 0x02,
  1911. LSM6DS3TR_C_XL_HP_ODR_DIV_400 = 0x03,
  1912. LSM6DS3TR_C_XL_HP_NA = 0x10, /* ERROR CODE */
  1913. } lsm6ds3tr_c_hpcf_xl_t;
  1914. int32_t lsm6ds3tr_c_xl_hp_bandwidth_set(stmdev_ctx_t *ctx,
  1915. lsm6ds3tr_c_hpcf_xl_t val);
  1916. int32_t lsm6ds3tr_c_xl_hp_bandwidth_get(stmdev_ctx_t *ctx,
  1917. lsm6ds3tr_c_hpcf_xl_t *val);
  1918. typedef enum
  1919. {
  1920. LSM6DS3TR_C_LP2_ONLY = 0x00,
  1921. LSM6DS3TR_C_HP_16mHz_LP2 = 0x80,
  1922. LSM6DS3TR_C_HP_65mHz_LP2 = 0x90,
  1923. LSM6DS3TR_C_HP_260mHz_LP2 = 0xA0,
  1924. LSM6DS3TR_C_HP_1Hz04_LP2 = 0xB0,
  1925. LSM6DS3TR_C_HP_DISABLE_LP1_LIGHT = 0x0A,
  1926. LSM6DS3TR_C_HP_DISABLE_LP1_NORMAL = 0x09,
  1927. LSM6DS3TR_C_HP_DISABLE_LP_STRONG = 0x08,
  1928. LSM6DS3TR_C_HP_DISABLE_LP1_AGGRESSIVE = 0x0B,
  1929. LSM6DS3TR_C_HP_16mHz_LP1_LIGHT = 0x8A,
  1930. LSM6DS3TR_C_HP_65mHz_LP1_NORMAL = 0x99,
  1931. LSM6DS3TR_C_HP_260mHz_LP1_STRONG = 0xA8,
  1932. LSM6DS3TR_C_HP_1Hz04_LP1_AGGRESSIVE = 0xBB,
  1933. LSM6DS3TR_C_HP_GY_BAND_NA = 0xFF, /* ERROR CODE */
  1934. } lsm6ds3tr_c_lpf1_sel_g_t;
  1935. int32_t lsm6ds3tr_c_gy_band_pass_set(stmdev_ctx_t *ctx,
  1936. lsm6ds3tr_c_lpf1_sel_g_t val);
  1937. int32_t lsm6ds3tr_c_gy_band_pass_get(stmdev_ctx_t *ctx,
  1938. lsm6ds3tr_c_lpf1_sel_g_t *val);
  1939. typedef enum
  1940. {
  1941. LSM6DS3TR_C_SPI_4_WIRE = 0,
  1942. LSM6DS3TR_C_SPI_3_WIRE = 1,
  1943. LSM6DS3TR_C_SPI_MODE_ND = 2, /* ERROR CODE */
  1944. } lsm6ds3tr_c_sim_t;
  1945. int32_t lsm6ds3tr_c_spi_mode_set(stmdev_ctx_t *ctx,
  1946. lsm6ds3tr_c_sim_t val);
  1947. int32_t lsm6ds3tr_c_spi_mode_get(stmdev_ctx_t *ctx,
  1948. lsm6ds3tr_c_sim_t *val);
  1949. typedef enum
  1950. {
  1951. LSM6DS3TR_C_I2C_ENABLE = 0,
  1952. LSM6DS3TR_C_I2C_DISABLE = 1,
  1953. LSM6DS3TR_C_I2C_MODE_ND = 2, /* ERROR CODE */
  1954. } lsm6ds3tr_c_i2c_disable_t;
  1955. int32_t lsm6ds3tr_c_i2c_interface_set(stmdev_ctx_t *ctx,
  1956. lsm6ds3tr_c_i2c_disable_t val);
  1957. int32_t lsm6ds3tr_c_i2c_interface_get(stmdev_ctx_t *ctx,
  1958. lsm6ds3tr_c_i2c_disable_t *val);
  1959. typedef struct
  1960. {
  1961. uint8_t int1_drdy_xl : 1;
  1962. uint8_t int1_drdy_g : 1;
  1963. uint8_t int1_boot : 1;
  1964. uint8_t int1_fth : 1;
  1965. uint8_t int1_fifo_ovr : 1;
  1966. uint8_t int1_full_flag : 1;
  1967. uint8_t int1_sign_mot : 1;
  1968. uint8_t int1_step_detector : 1;
  1969. uint8_t int1_timer : 1;
  1970. uint8_t int1_tilt : 1;
  1971. uint8_t int1_6d : 1;
  1972. uint8_t int1_double_tap : 1;
  1973. uint8_t int1_ff : 1;
  1974. uint8_t int1_wu : 1;
  1975. uint8_t int1_single_tap : 1;
  1976. uint8_t int1_inact_state : 1;
  1977. uint8_t den_drdy_int1 : 1;
  1978. uint8_t drdy_on_int1 : 1;
  1979. } lsm6ds3tr_c_int1_route_t;
  1980. int32_t lsm6ds3tr_c_pin_int1_route_set(stmdev_ctx_t *ctx,
  1981. lsm6ds3tr_c_int1_route_t val);
  1982. int32_t lsm6ds3tr_c_pin_int1_route_get(stmdev_ctx_t *ctx,
  1983. lsm6ds3tr_c_int1_route_t *val);
  1984. typedef struct
  1985. {
  1986. uint8_t int2_drdy_xl : 1;
  1987. uint8_t int2_drdy_g : 1;
  1988. uint8_t int2_drdy_temp : 1;
  1989. uint8_t int2_fth : 1;
  1990. uint8_t int2_fifo_ovr : 1;
  1991. uint8_t int2_full_flag : 1;
  1992. uint8_t int2_step_count_ov : 1;
  1993. uint8_t int2_step_delta : 1;
  1994. uint8_t int2_iron : 1;
  1995. uint8_t int2_tilt : 1;
  1996. uint8_t int2_6d : 1;
  1997. uint8_t int2_double_tap : 1;
  1998. uint8_t int2_ff : 1;
  1999. uint8_t int2_wu : 1;
  2000. uint8_t int2_single_tap : 1;
  2001. uint8_t int2_inact_state : 1;
  2002. uint8_t int2_wrist_tilt : 1;
  2003. } lsm6ds3tr_c_int2_route_t;
  2004. int32_t lsm6ds3tr_c_pin_int2_route_set(stmdev_ctx_t *ctx,
  2005. lsm6ds3tr_c_int2_route_t val);
  2006. int32_t lsm6ds3tr_c_pin_int2_route_get(stmdev_ctx_t *ctx,
  2007. lsm6ds3tr_c_int2_route_t *val);
  2008. typedef enum
  2009. {
  2010. LSM6DS3TR_C_PUSH_PULL = 0,
  2011. LSM6DS3TR_C_OPEN_DRAIN = 1,
  2012. LSM6DS3TR_C_PIN_MODE_ND = 2, /* ERROR CODE */
  2013. } lsm6ds3tr_c_pp_od_t;
  2014. int32_t lsm6ds3tr_c_pin_mode_set(stmdev_ctx_t *ctx,
  2015. lsm6ds3tr_c_pp_od_t val);
  2016. int32_t lsm6ds3tr_c_pin_mode_get(stmdev_ctx_t *ctx,
  2017. lsm6ds3tr_c_pp_od_t *val);
  2018. typedef enum
  2019. {
  2020. LSM6DS3TR_C_ACTIVE_HIGH = 0,
  2021. LSM6DS3TR_C_ACTIVE_LOW = 1,
  2022. LSM6DS3TR_C_POLARITY_ND = 2, /* ERROR CODE */
  2023. } lsm6ds3tr_c_h_lactive_t;
  2024. int32_t lsm6ds3tr_c_pin_polarity_set(stmdev_ctx_t *ctx,
  2025. lsm6ds3tr_c_h_lactive_t val);
  2026. int32_t lsm6ds3tr_c_pin_polarity_get(stmdev_ctx_t *ctx,
  2027. lsm6ds3tr_c_h_lactive_t *val);
  2028. int32_t lsm6ds3tr_c_all_on_int1_set(stmdev_ctx_t *ctx, uint8_t val);
  2029. int32_t lsm6ds3tr_c_all_on_int1_get(stmdev_ctx_t *ctx, uint8_t *val);
  2030. typedef enum
  2031. {
  2032. LSM6DS3TR_C_INT_PULSED = 0,
  2033. LSM6DS3TR_C_INT_LATCHED = 1,
  2034. LSM6DS3TR_C_INT_MODE = 2, /* ERROR CODE */
  2035. } lsm6ds3tr_c_lir_t;
  2036. int32_t lsm6ds3tr_c_int_notification_set(stmdev_ctx_t *ctx,
  2037. lsm6ds3tr_c_lir_t val);
  2038. int32_t lsm6ds3tr_c_int_notification_get(stmdev_ctx_t *ctx,
  2039. lsm6ds3tr_c_lir_t *val);
  2040. int32_t lsm6ds3tr_c_wkup_threshold_set(stmdev_ctx_t *ctx,
  2041. uint8_t val);
  2042. int32_t lsm6ds3tr_c_wkup_threshold_get(stmdev_ctx_t *ctx,
  2043. uint8_t *val);
  2044. int32_t lsm6ds3tr_c_wkup_dur_set(stmdev_ctx_t *ctx, uint8_t val);
  2045. int32_t lsm6ds3tr_c_wkup_dur_get(stmdev_ctx_t *ctx, uint8_t *val);
  2046. int32_t lsm6ds3tr_c_gy_sleep_mode_set(stmdev_ctx_t *ctx, uint8_t val);
  2047. int32_t lsm6ds3tr_c_gy_sleep_mode_get(stmdev_ctx_t *ctx,
  2048. uint8_t *val);
  2049. typedef enum
  2050. {
  2051. LSM6DS3TR_C_PROPERTY_DISABLE = 0,
  2052. LSM6DS3TR_C_XL_12Hz5_GY_NOT_AFFECTED = 1,
  2053. LSM6DS3TR_C_XL_12Hz5_GY_SLEEP = 2,
  2054. LSM6DS3TR_C_XL_12Hz5_GY_PD = 3,
  2055. LSM6DS3TR_C_ACT_MODE_ND = 4, /* ERROR CODE */
  2056. } lsm6ds3tr_c_inact_en_t;
  2057. int32_t lsm6ds3tr_c_act_mode_set(stmdev_ctx_t *ctx,
  2058. lsm6ds3tr_c_inact_en_t val);
  2059. int32_t lsm6ds3tr_c_act_mode_get(stmdev_ctx_t *ctx,
  2060. lsm6ds3tr_c_inact_en_t *val);
  2061. int32_t lsm6ds3tr_c_act_sleep_dur_set(stmdev_ctx_t *ctx, uint8_t val);
  2062. int32_t lsm6ds3tr_c_act_sleep_dur_get(stmdev_ctx_t *ctx,
  2063. uint8_t *val);
  2064. int32_t lsm6ds3tr_c_tap_src_get(stmdev_ctx_t *ctx,
  2065. lsm6ds3tr_c_tap_src_t *val);
  2066. int32_t lsm6ds3tr_c_tap_detection_on_z_set(stmdev_ctx_t *ctx,
  2067. uint8_t val);
  2068. int32_t lsm6ds3tr_c_tap_detection_on_z_get(stmdev_ctx_t *ctx,
  2069. uint8_t *val);
  2070. int32_t lsm6ds3tr_c_tap_detection_on_y_set(stmdev_ctx_t *ctx,
  2071. uint8_t val);
  2072. int32_t lsm6ds3tr_c_tap_detection_on_y_get(stmdev_ctx_t *ctx,
  2073. uint8_t *val);
  2074. int32_t lsm6ds3tr_c_tap_detection_on_x_set(stmdev_ctx_t *ctx,
  2075. uint8_t val);
  2076. int32_t lsm6ds3tr_c_tap_detection_on_x_get(stmdev_ctx_t *ctx,
  2077. uint8_t *val);
  2078. int32_t lsm6ds3tr_c_tap_threshold_x_set(stmdev_ctx_t *ctx,
  2079. uint8_t val);
  2080. int32_t lsm6ds3tr_c_tap_threshold_x_get(stmdev_ctx_t *ctx,
  2081. uint8_t *val);
  2082. int32_t lsm6ds3tr_c_tap_shock_set(stmdev_ctx_t *ctx, uint8_t val);
  2083. int32_t lsm6ds3tr_c_tap_shock_get(stmdev_ctx_t *ctx, uint8_t *val);
  2084. int32_t lsm6ds3tr_c_tap_quiet_set(stmdev_ctx_t *ctx, uint8_t val);
  2085. int32_t lsm6ds3tr_c_tap_quiet_get(stmdev_ctx_t *ctx, uint8_t *val);
  2086. int32_t lsm6ds3tr_c_tap_dur_set(stmdev_ctx_t *ctx, uint8_t val);
  2087. int32_t lsm6ds3tr_c_tap_dur_get(stmdev_ctx_t *ctx, uint8_t *val);
  2088. typedef enum
  2089. {
  2090. LSM6DS3TR_C_ONLY_SINGLE = 0,
  2091. LSM6DS3TR_C_BOTH_SINGLE_DOUBLE = 1,
  2092. LSM6DS3TR_C_TAP_MODE_ND = 2, /* ERROR CODE */
  2093. } lsm6ds3tr_c_single_double_tap_t;
  2094. int32_t lsm6ds3tr_c_tap_mode_set(stmdev_ctx_t *ctx,
  2095. lsm6ds3tr_c_single_double_tap_t val);
  2096. int32_t lsm6ds3tr_c_tap_mode_get(stmdev_ctx_t *ctx,
  2097. lsm6ds3tr_c_single_double_tap_t *val);
  2098. typedef enum
  2099. {
  2100. LSM6DS3TR_C_ODR_DIV_2_FEED = 0,
  2101. LSM6DS3TR_C_LPF2_FEED = 1,
  2102. LSM6DS3TR_C_6D_FEED_ND = 2, /* ERROR CODE */
  2103. } lsm6ds3tr_c_low_pass_on_6d_t;
  2104. int32_t lsm6ds3tr_c_6d_feed_data_set(stmdev_ctx_t *ctx,
  2105. lsm6ds3tr_c_low_pass_on_6d_t val);
  2106. int32_t lsm6ds3tr_c_6d_feed_data_get(stmdev_ctx_t *ctx,
  2107. lsm6ds3tr_c_low_pass_on_6d_t *val);
  2108. typedef enum
  2109. {
  2110. LSM6DS3TR_C_DEG_80 = 0,
  2111. LSM6DS3TR_C_DEG_70 = 1,
  2112. LSM6DS3TR_C_DEG_60 = 2,
  2113. LSM6DS3TR_C_DEG_50 = 3,
  2114. LSM6DS3TR_C_6D_TH_ND = 4, /* ERROR CODE */
  2115. } lsm6ds3tr_c_sixd_ths_t;
  2116. int32_t lsm6ds3tr_c_6d_threshold_set(stmdev_ctx_t *ctx,
  2117. lsm6ds3tr_c_sixd_ths_t val);
  2118. int32_t lsm6ds3tr_c_6d_threshold_get(stmdev_ctx_t *ctx,
  2119. lsm6ds3tr_c_sixd_ths_t *val);
  2120. int32_t lsm6ds3tr_c_4d_mode_set(stmdev_ctx_t *ctx, uint8_t val);
  2121. int32_t lsm6ds3tr_c_4d_mode_get(stmdev_ctx_t *ctx, uint8_t *val);
  2122. int32_t lsm6ds3tr_c_ff_dur_set(stmdev_ctx_t *ctx, uint8_t val);
  2123. int32_t lsm6ds3tr_c_ff_dur_get(stmdev_ctx_t *ctx, uint8_t *val);
  2124. typedef enum
  2125. {
  2126. LSM6DS3TR_C_FF_TSH_156mg = 0,
  2127. LSM6DS3TR_C_FF_TSH_219mg = 1,
  2128. LSM6DS3TR_C_FF_TSH_250mg = 2,
  2129. LSM6DS3TR_C_FF_TSH_312mg = 3,
  2130. LSM6DS3TR_C_FF_TSH_344mg = 4,
  2131. LSM6DS3TR_C_FF_TSH_406mg = 5,
  2132. LSM6DS3TR_C_FF_TSH_469mg = 6,
  2133. LSM6DS3TR_C_FF_TSH_500mg = 7,
  2134. LSM6DS3TR_C_FF_TSH_ND = 8, /* ERROR CODE */
  2135. } lsm6ds3tr_c_ff_ths_t;
  2136. int32_t lsm6ds3tr_c_ff_threshold_set(stmdev_ctx_t *ctx,
  2137. lsm6ds3tr_c_ff_ths_t val);
  2138. int32_t lsm6ds3tr_c_ff_threshold_get(stmdev_ctx_t *ctx,
  2139. lsm6ds3tr_c_ff_ths_t *val);
  2140. int32_t lsm6ds3tr_c_fifo_watermark_set(stmdev_ctx_t *ctx,
  2141. uint16_t val);
  2142. int32_t lsm6ds3tr_c_fifo_watermark_get(stmdev_ctx_t *ctx,
  2143. uint16_t *val);
  2144. int32_t lsm6ds3tr_c_fifo_data_level_get(stmdev_ctx_t *ctx,
  2145. uint16_t *val);
  2146. int32_t lsm6ds3tr_c_fifo_wtm_flag_get(stmdev_ctx_t *ctx,
  2147. uint8_t *val);
  2148. int32_t lsm6ds3tr_c_fifo_pattern_get(stmdev_ctx_t *ctx,
  2149. uint16_t *val);
  2150. int32_t lsm6ds3tr_c_fifo_temp_batch_set(stmdev_ctx_t *ctx,
  2151. uint8_t val);
  2152. int32_t lsm6ds3tr_c_fifo_temp_batch_get(stmdev_ctx_t *ctx,
  2153. uint8_t *val);
  2154. typedef enum
  2155. {
  2156. LSM6DS3TR_C_TRG_XL_GY_DRDY = 0,
  2157. LSM6DS3TR_C_TRG_STEP_DETECT = 1,
  2158. LSM6DS3TR_C_TRG_SH_DRDY = 2,
  2159. LSM6DS3TR_C_TRG_SH_ND = 3, /* ERROR CODE */
  2160. } lsm6ds3tr_c_trigger_fifo_t;
  2161. int32_t lsm6ds3tr_c_fifo_write_trigger_set(stmdev_ctx_t *ctx,
  2162. lsm6ds3tr_c_trigger_fifo_t val);
  2163. int32_t lsm6ds3tr_c_fifo_write_trigger_get(stmdev_ctx_t *ctx,
  2164. lsm6ds3tr_c_trigger_fifo_t *val);
  2165. int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_set(
  2166. stmdev_ctx_t *ctx,
  2167. uint8_t val);
  2168. int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_get(
  2169. stmdev_ctx_t *ctx,
  2170. uint8_t *val);
  2171. typedef enum
  2172. {
  2173. LSM6DS3TR_C_FIFO_XL_DISABLE = 0,
  2174. LSM6DS3TR_C_FIFO_XL_NO_DEC = 1,
  2175. LSM6DS3TR_C_FIFO_XL_DEC_2 = 2,
  2176. LSM6DS3TR_C_FIFO_XL_DEC_3 = 3,
  2177. LSM6DS3TR_C_FIFO_XL_DEC_4 = 4,
  2178. LSM6DS3TR_C_FIFO_XL_DEC_8 = 5,
  2179. LSM6DS3TR_C_FIFO_XL_DEC_16 = 6,
  2180. LSM6DS3TR_C_FIFO_XL_DEC_32 = 7,
  2181. LSM6DS3TR_C_FIFO_XL_DEC_ND = 8, /* ERROR CODE */
  2182. } lsm6ds3tr_c_dec_fifo_xl_t;
  2183. int32_t lsm6ds3tr_c_fifo_xl_batch_set(stmdev_ctx_t *ctx,
  2184. lsm6ds3tr_c_dec_fifo_xl_t val);
  2185. int32_t lsm6ds3tr_c_fifo_xl_batch_get(stmdev_ctx_t *ctx,
  2186. lsm6ds3tr_c_dec_fifo_xl_t *val);
  2187. typedef enum
  2188. {
  2189. LSM6DS3TR_C_FIFO_GY_DISABLE = 0,
  2190. LSM6DS3TR_C_FIFO_GY_NO_DEC = 1,
  2191. LSM6DS3TR_C_FIFO_GY_DEC_2 = 2,
  2192. LSM6DS3TR_C_FIFO_GY_DEC_3 = 3,
  2193. LSM6DS3TR_C_FIFO_GY_DEC_4 = 4,
  2194. LSM6DS3TR_C_FIFO_GY_DEC_8 = 5,
  2195. LSM6DS3TR_C_FIFO_GY_DEC_16 = 6,
  2196. LSM6DS3TR_C_FIFO_GY_DEC_32 = 7,
  2197. LSM6DS3TR_C_FIFO_GY_DEC_ND = 8, /* ERROR CODE */
  2198. } lsm6ds3tr_c_dec_fifo_gyro_t;
  2199. int32_t lsm6ds3tr_c_fifo_gy_batch_set(stmdev_ctx_t *ctx,
  2200. lsm6ds3tr_c_dec_fifo_gyro_t val);
  2201. int32_t lsm6ds3tr_c_fifo_gy_batch_get(stmdev_ctx_t *ctx,
  2202. lsm6ds3tr_c_dec_fifo_gyro_t *val);
  2203. typedef enum
  2204. {
  2205. LSM6DS3TR_C_FIFO_DS3_DISABLE = 0,
  2206. LSM6DS3TR_C_FIFO_DS3_NO_DEC = 1,
  2207. LSM6DS3TR_C_FIFO_DS3_DEC_2 = 2,
  2208. LSM6DS3TR_C_FIFO_DS3_DEC_3 = 3,
  2209. LSM6DS3TR_C_FIFO_DS3_DEC_4 = 4,
  2210. LSM6DS3TR_C_FIFO_DS3_DEC_8 = 5,
  2211. LSM6DS3TR_C_FIFO_DS3_DEC_16 = 6,
  2212. LSM6DS3TR_C_FIFO_DS3_DEC_32 = 7,
  2213. LSM6DS3TR_C_FIFO_DS3_DEC_ND = 8, /* ERROR CODE */
  2214. } lsm6ds3tr_c_dec_ds3_fifo_t;
  2215. int32_t lsm6ds3tr_c_fifo_dataset_3_batch_set(stmdev_ctx_t *ctx,
  2216. lsm6ds3tr_c_dec_ds3_fifo_t val);
  2217. int32_t lsm6ds3tr_c_fifo_dataset_3_batch_get(stmdev_ctx_t *ctx,
  2218. lsm6ds3tr_c_dec_ds3_fifo_t *val);
  2219. typedef enum
  2220. {
  2221. LSM6DS3TR_C_FIFO_DS4_DISABLE = 0,
  2222. LSM6DS3TR_C_FIFO_DS4_NO_DEC = 1,
  2223. LSM6DS3TR_C_FIFO_DS4_DEC_2 = 2,
  2224. LSM6DS3TR_C_FIFO_DS4_DEC_3 = 3,
  2225. LSM6DS3TR_C_FIFO_DS4_DEC_4 = 4,
  2226. LSM6DS3TR_C_FIFO_DS4_DEC_8 = 5,
  2227. LSM6DS3TR_C_FIFO_DS4_DEC_16 = 6,
  2228. LSM6DS3TR_C_FIFO_DS4_DEC_32 = 7,
  2229. LSM6DS3TR_C_FIFO_DS4_DEC_ND = 8, /* ERROR CODE */
  2230. } lsm6ds3tr_c_dec_ds4_fifo_t;
  2231. int32_t lsm6ds3tr_c_fifo_dataset_4_batch_set(stmdev_ctx_t *ctx,
  2232. lsm6ds3tr_c_dec_ds4_fifo_t val);
  2233. int32_t lsm6ds3tr_c_fifo_dataset_4_batch_get(stmdev_ctx_t *ctx,
  2234. lsm6ds3tr_c_dec_ds4_fifo_t *val);
  2235. int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_set(stmdev_ctx_t *ctx,
  2236. uint8_t val);
  2237. int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_get(stmdev_ctx_t *ctx,
  2238. uint8_t *val);
  2239. int32_t lsm6ds3tr_c_fifo_stop_on_wtm_set(stmdev_ctx_t *ctx,
  2240. uint8_t val);
  2241. int32_t lsm6ds3tr_c_fifo_stop_on_wtm_get(stmdev_ctx_t *ctx,
  2242. uint8_t *val);
  2243. typedef enum
  2244. {
  2245. LSM6DS3TR_C_BYPASS_MODE = 0,
  2246. LSM6DS3TR_C_FIFO_MODE = 1,
  2247. LSM6DS3TR_C_STREAM_TO_FIFO_MODE = 3,
  2248. LSM6DS3TR_C_BYPASS_TO_STREAM_MODE = 4,
  2249. LSM6DS3TR_C_STREAM_MODE = 6,
  2250. LSM6DS3TR_C_FIFO_MODE_ND = 8, /* ERROR CODE */
  2251. } lsm6ds3tr_c_fifo_mode_t;
  2252. int32_t lsm6ds3tr_c_fifo_mode_set(stmdev_ctx_t *ctx,
  2253. lsm6ds3tr_c_fifo_mode_t val);
  2254. int32_t lsm6ds3tr_c_fifo_mode_get(stmdev_ctx_t *ctx,
  2255. lsm6ds3tr_c_fifo_mode_t *val);
  2256. typedef enum
  2257. {
  2258. LSM6DS3TR_C_FIFO_DISABLE = 0,
  2259. LSM6DS3TR_C_FIFO_12Hz5 = 1,
  2260. LSM6DS3TR_C_FIFO_26Hz = 2,
  2261. LSM6DS3TR_C_FIFO_52Hz = 3,
  2262. LSM6DS3TR_C_FIFO_104Hz = 4,
  2263. LSM6DS3TR_C_FIFO_208Hz = 5,
  2264. LSM6DS3TR_C_FIFO_416Hz = 6,
  2265. LSM6DS3TR_C_FIFO_833Hz = 7,
  2266. LSM6DS3TR_C_FIFO_1k66Hz = 8,
  2267. LSM6DS3TR_C_FIFO_3k33Hz = 9,
  2268. LSM6DS3TR_C_FIFO_6k66Hz = 10,
  2269. LSM6DS3TR_C_FIFO_RATE_ND = 11, /* ERROR CODE */
  2270. } lsm6ds3tr_c_odr_fifo_t;
  2271. int32_t lsm6ds3tr_c_fifo_data_rate_set(stmdev_ctx_t *ctx,
  2272. lsm6ds3tr_c_odr_fifo_t val);
  2273. int32_t lsm6ds3tr_c_fifo_data_rate_get(stmdev_ctx_t *ctx,
  2274. lsm6ds3tr_c_odr_fifo_t *val);
  2275. typedef enum
  2276. {
  2277. LSM6DS3TR_C_DEN_ACT_LOW = 0,
  2278. LSM6DS3TR_C_DEN_ACT_HIGH = 1,
  2279. LSM6DS3TR_C_DEN_POL_ND = 2, /* ERROR CODE */
  2280. } lsm6ds3tr_c_den_lh_t;
  2281. int32_t lsm6ds3tr_c_den_polarity_set(stmdev_ctx_t *ctx,
  2282. lsm6ds3tr_c_den_lh_t val);
  2283. int32_t lsm6ds3tr_c_den_polarity_get(stmdev_ctx_t *ctx,
  2284. lsm6ds3tr_c_den_lh_t *val);
  2285. typedef enum
  2286. {
  2287. LSM6DS3TR_C_DEN_DISABLE = 0,
  2288. LSM6DS3TR_C_LEVEL_FIFO = 6,
  2289. LSM6DS3TR_C_LEVEL_LETCHED = 3,
  2290. LSM6DS3TR_C_LEVEL_TRIGGER = 2,
  2291. LSM6DS3TR_C_EDGE_TRIGGER = 4,
  2292. LSM6DS3TR_C_DEN_MODE_ND = 5, /* ERROR CODE */
  2293. } lsm6ds3tr_c_den_mode_t;
  2294. int32_t lsm6ds3tr_c_den_mode_set(stmdev_ctx_t *ctx,
  2295. lsm6ds3tr_c_den_mode_t val);
  2296. int32_t lsm6ds3tr_c_den_mode_get(stmdev_ctx_t *ctx,
  2297. lsm6ds3tr_c_den_mode_t *val);
  2298. typedef enum
  2299. {
  2300. LSM6DS3TR_C_STAMP_IN_GY_DATA = 0,
  2301. LSM6DS3TR_C_STAMP_IN_XL_DATA = 1,
  2302. LSM6DS3TR_C_STAMP_IN_GY_XL_DATA = 2,
  2303. LSM6DS3TR_C_DEN_STAMP_ND = 3, /* ERROR CODE */
  2304. } lsm6ds3tr_c_den_xl_en_t;
  2305. int32_t lsm6ds3tr_c_den_enable_set(stmdev_ctx_t *ctx,
  2306. lsm6ds3tr_c_den_xl_en_t val);
  2307. int32_t lsm6ds3tr_c_den_enable_get(stmdev_ctx_t *ctx,
  2308. lsm6ds3tr_c_den_xl_en_t *val);
  2309. int32_t lsm6ds3tr_c_den_mark_axis_z_set(stmdev_ctx_t *ctx,
  2310. uint8_t val);
  2311. int32_t lsm6ds3tr_c_den_mark_axis_z_get(stmdev_ctx_t *ctx,
  2312. uint8_t *val);
  2313. int32_t lsm6ds3tr_c_den_mark_axis_y_set(stmdev_ctx_t *ctx,
  2314. uint8_t val);
  2315. int32_t lsm6ds3tr_c_den_mark_axis_y_get(stmdev_ctx_t *ctx,
  2316. uint8_t *val);
  2317. int32_t lsm6ds3tr_c_den_mark_axis_x_set(stmdev_ctx_t *ctx,
  2318. uint8_t val);
  2319. int32_t lsm6ds3tr_c_den_mark_axis_x_get(stmdev_ctx_t *ctx,
  2320. uint8_t *val);
  2321. int32_t lsm6ds3tr_c_pedo_step_reset_set(stmdev_ctx_t *ctx,
  2322. uint8_t val);
  2323. int32_t lsm6ds3tr_c_pedo_step_reset_get(stmdev_ctx_t *ctx,
  2324. uint8_t *val);
  2325. int32_t lsm6ds3tr_c_pedo_sens_set(stmdev_ctx_t *ctx, uint8_t val);
  2326. int32_t lsm6ds3tr_c_pedo_sens_get(stmdev_ctx_t *ctx, uint8_t *val);
  2327. int32_t lsm6ds3tr_c_pedo_threshold_set(stmdev_ctx_t *ctx,
  2328. uint8_t val);
  2329. int32_t lsm6ds3tr_c_pedo_threshold_get(stmdev_ctx_t *ctx,
  2330. uint8_t *val);
  2331. typedef enum
  2332. {
  2333. LSM6DS3TR_C_PEDO_AT_2g = 0,
  2334. LSM6DS3TR_C_PEDO_AT_4g = 1,
  2335. LSM6DS3TR_C_PEDO_FS_ND = 2, /* ERROR CODE */
  2336. } lsm6ds3tr_c_pedo_fs_t;
  2337. int32_t lsm6ds3tr_c_pedo_full_scale_set(stmdev_ctx_t *ctx,
  2338. lsm6ds3tr_c_pedo_fs_t val);
  2339. int32_t lsm6ds3tr_c_pedo_full_scale_get(stmdev_ctx_t *ctx,
  2340. lsm6ds3tr_c_pedo_fs_t *val);
  2341. int32_t lsm6ds3tr_c_pedo_debounce_steps_set(stmdev_ctx_t *ctx,
  2342. uint8_t val);
  2343. int32_t lsm6ds3tr_c_pedo_debounce_steps_get(stmdev_ctx_t *ctx,
  2344. uint8_t *val);
  2345. int32_t lsm6ds3tr_c_pedo_timeout_set(stmdev_ctx_t *ctx, uint8_t val);
  2346. int32_t lsm6ds3tr_c_pedo_timeout_get(stmdev_ctx_t *ctx, uint8_t *val);
  2347. int32_t lsm6ds3tr_c_pedo_steps_period_set(stmdev_ctx_t *ctx,
  2348. uint8_t *buff);
  2349. int32_t lsm6ds3tr_c_pedo_steps_period_get(stmdev_ctx_t *ctx,
  2350. uint8_t *buff);
  2351. int32_t lsm6ds3tr_c_motion_sens_set(stmdev_ctx_t *ctx, uint8_t val);
  2352. int32_t lsm6ds3tr_c_motion_sens_get(stmdev_ctx_t *ctx, uint8_t *val);
  2353. int32_t lsm6ds3tr_c_motion_threshold_set(stmdev_ctx_t *ctx,
  2354. uint8_t *buff);
  2355. int32_t lsm6ds3tr_c_motion_threshold_get(stmdev_ctx_t *ctx,
  2356. uint8_t *buff);
  2357. int32_t lsm6ds3tr_c_tilt_sens_set(stmdev_ctx_t *ctx, uint8_t val);
  2358. int32_t lsm6ds3tr_c_tilt_sens_get(stmdev_ctx_t *ctx, uint8_t *val);
  2359. int32_t lsm6ds3tr_c_wrist_tilt_sens_set(stmdev_ctx_t *ctx,
  2360. uint8_t val);
  2361. int32_t lsm6ds3tr_c_wrist_tilt_sens_get(stmdev_ctx_t *ctx,
  2362. uint8_t *val);
  2363. int32_t lsm6ds3tr_c_tilt_latency_set(stmdev_ctx_t *ctx,
  2364. uint8_t *buff);
  2365. int32_t lsm6ds3tr_c_tilt_latency_get(stmdev_ctx_t *ctx,
  2366. uint8_t *buff);
  2367. int32_t lsm6ds3tr_c_tilt_threshold_set(stmdev_ctx_t *ctx,
  2368. uint8_t *buff);
  2369. int32_t lsm6ds3tr_c_tilt_threshold_get(stmdev_ctx_t *ctx,
  2370. uint8_t *buff);
  2371. int32_t lsm6ds3tr_c_tilt_src_set(stmdev_ctx_t *ctx,
  2372. lsm6ds3tr_c_a_wrist_tilt_mask_t *val);
  2373. int32_t lsm6ds3tr_c_tilt_src_get(stmdev_ctx_t *ctx,
  2374. lsm6ds3tr_c_a_wrist_tilt_mask_t *val);
  2375. int32_t lsm6ds3tr_c_mag_soft_iron_set(stmdev_ctx_t *ctx, uint8_t val);
  2376. int32_t lsm6ds3tr_c_mag_soft_iron_get(stmdev_ctx_t *ctx,
  2377. uint8_t *val);
  2378. int32_t lsm6ds3tr_c_mag_hard_iron_set(stmdev_ctx_t *ctx, uint8_t val);
  2379. int32_t lsm6ds3tr_c_mag_hard_iron_get(stmdev_ctx_t *ctx,
  2380. uint8_t *val);
  2381. int32_t lsm6ds3tr_c_mag_soft_iron_mat_set(stmdev_ctx_t *ctx,
  2382. uint8_t *buff);
  2383. int32_t lsm6ds3tr_c_mag_soft_iron_mat_get(stmdev_ctx_t *ctx,
  2384. uint8_t *buff);
  2385. int32_t lsm6ds3tr_c_mag_offset_set(stmdev_ctx_t *ctx, int16_t *val);
  2386. int32_t lsm6ds3tr_c_mag_offset_get(stmdev_ctx_t *ctx, int16_t *val);
  2387. int32_t lsm6ds3tr_c_func_en_set(stmdev_ctx_t *ctx, uint8_t val);
  2388. int32_t lsm6ds3tr_c_sh_sync_sens_frame_set(stmdev_ctx_t *ctx,
  2389. uint8_t val);
  2390. int32_t lsm6ds3tr_c_sh_sync_sens_frame_get(stmdev_ctx_t *ctx,
  2391. uint8_t *val);
  2392. typedef enum
  2393. {
  2394. LSM6DS3TR_C_RES_RATIO_2_11 = 0,
  2395. LSM6DS3TR_C_RES_RATIO_2_12 = 1,
  2396. LSM6DS3TR_C_RES_RATIO_2_13 = 2,
  2397. LSM6DS3TR_C_RES_RATIO_2_14 = 3,
  2398. LSM6DS3TR_C_RES_RATIO_ND = 4, /* ERROR CODE */
  2399. } lsm6ds3tr_c_rr_t;
  2400. int32_t lsm6ds3tr_c_sh_sync_sens_ratio_set(stmdev_ctx_t *ctx,
  2401. lsm6ds3tr_c_rr_t val);
  2402. int32_t lsm6ds3tr_c_sh_sync_sens_ratio_get(stmdev_ctx_t *ctx,
  2403. lsm6ds3tr_c_rr_t *val);
  2404. int32_t lsm6ds3tr_c_sh_master_set(stmdev_ctx_t *ctx, uint8_t val);
  2405. int32_t lsm6ds3tr_c_sh_master_get(stmdev_ctx_t *ctx, uint8_t *val);
  2406. int32_t lsm6ds3tr_c_sh_pass_through_set(stmdev_ctx_t *ctx,
  2407. uint8_t val);
  2408. int32_t lsm6ds3tr_c_sh_pass_through_get(stmdev_ctx_t *ctx,
  2409. uint8_t *val);
  2410. typedef enum
  2411. {
  2412. LSM6DS3TR_C_EXT_PULL_UP = 0,
  2413. LSM6DS3TR_C_INTERNAL_PULL_UP = 1,
  2414. LSM6DS3TR_C_SH_PIN_MODE = 2, /* ERROR CODE */
  2415. } lsm6ds3tr_c_pull_up_en_t;
  2416. int32_t lsm6ds3tr_c_sh_pin_mode_set(stmdev_ctx_t *ctx,
  2417. lsm6ds3tr_c_pull_up_en_t val);
  2418. int32_t lsm6ds3tr_c_sh_pin_mode_get(stmdev_ctx_t *ctx,
  2419. lsm6ds3tr_c_pull_up_en_t *val);
  2420. typedef enum
  2421. {
  2422. LSM6DS3TR_C_XL_GY_DRDY = 0,
  2423. LSM6DS3TR_C_EXT_ON_INT2_PIN = 1,
  2424. LSM6DS3TR_C_SH_SYNCRO_ND = 2, /* ERROR CODE */
  2425. } lsm6ds3tr_c_start_config_t;
  2426. int32_t lsm6ds3tr_c_sh_syncro_mode_set(stmdev_ctx_t *ctx,
  2427. lsm6ds3tr_c_start_config_t val);
  2428. int32_t lsm6ds3tr_c_sh_syncro_mode_get(stmdev_ctx_t *ctx,
  2429. lsm6ds3tr_c_start_config_t *val);
  2430. int32_t lsm6ds3tr_c_sh_drdy_on_int1_set(stmdev_ctx_t *ctx,
  2431. uint8_t val);
  2432. int32_t lsm6ds3tr_c_sh_drdy_on_int1_get(stmdev_ctx_t *ctx,
  2433. uint8_t *val);
  2434. typedef struct
  2435. {
  2436. lsm6ds3tr_c_sensorhub1_reg_t sh_byte_1;
  2437. lsm6ds3tr_c_sensorhub2_reg_t sh_byte_2;
  2438. lsm6ds3tr_c_sensorhub3_reg_t sh_byte_3;
  2439. lsm6ds3tr_c_sensorhub4_reg_t sh_byte_4;
  2440. lsm6ds3tr_c_sensorhub5_reg_t sh_byte_5;
  2441. lsm6ds3tr_c_sensorhub6_reg_t sh_byte_6;
  2442. lsm6ds3tr_c_sensorhub7_reg_t sh_byte_7;
  2443. lsm6ds3tr_c_sensorhub8_reg_t sh_byte_8;
  2444. lsm6ds3tr_c_sensorhub9_reg_t sh_byte_9;
  2445. lsm6ds3tr_c_sensorhub10_reg_t sh_byte_10;
  2446. lsm6ds3tr_c_sensorhub11_reg_t sh_byte_11;
  2447. lsm6ds3tr_c_sensorhub12_reg_t sh_byte_12;
  2448. lsm6ds3tr_c_sensorhub13_reg_t sh_byte_13;
  2449. lsm6ds3tr_c_sensorhub14_reg_t sh_byte_14;
  2450. lsm6ds3tr_c_sensorhub15_reg_t sh_byte_15;
  2451. lsm6ds3tr_c_sensorhub16_reg_t sh_byte_16;
  2452. lsm6ds3tr_c_sensorhub17_reg_t sh_byte_17;
  2453. lsm6ds3tr_c_sensorhub18_reg_t sh_byte_18;
  2454. } lsm6ds3tr_c_emb_sh_read_t;
  2455. int32_t lsm6ds3tr_c_sh_read_data_raw_get(stmdev_ctx_t *ctx,
  2456. lsm6ds3tr_c_emb_sh_read_t *val);
  2457. int32_t lsm6ds3tr_c_sh_cmd_sens_sync_set(stmdev_ctx_t *ctx,
  2458. uint8_t val);
  2459. int32_t lsm6ds3tr_c_sh_cmd_sens_sync_get(stmdev_ctx_t *ctx,
  2460. uint8_t *val);
  2461. int32_t lsm6ds3tr_c_sh_spi_sync_error_set(stmdev_ctx_t *ctx,
  2462. uint8_t val);
  2463. int32_t lsm6ds3tr_c_sh_spi_sync_error_get(stmdev_ctx_t *ctx,
  2464. uint8_t *val);
  2465. typedef enum
  2466. {
  2467. LSM6DS3TR_C_SLV_0 = 0,
  2468. LSM6DS3TR_C_SLV_0_1 = 1,
  2469. LSM6DS3TR_C_SLV_0_1_2 = 2,
  2470. LSM6DS3TR_C_SLV_0_1_2_3 = 3,
  2471. LSM6DS3TR_C_SLV_EN_ND = 4, /* ERROR CODE */
  2472. } lsm6ds3tr_c_aux_sens_on_t;
  2473. int32_t lsm6ds3tr_c_sh_num_of_dev_connected_set(stmdev_ctx_t *ctx,
  2474. lsm6ds3tr_c_aux_sens_on_t val);
  2475. int32_t lsm6ds3tr_c_sh_num_of_dev_connected_get(stmdev_ctx_t *ctx,
  2476. lsm6ds3tr_c_aux_sens_on_t *val);
  2477. typedef struct
  2478. {
  2479. uint8_t slv0_add;
  2480. uint8_t slv0_subadd;
  2481. uint8_t slv0_data;
  2482. } lsm6ds3tr_c_sh_cfg_write_t;
  2483. int32_t lsm6ds3tr_c_sh_cfg_write(stmdev_ctx_t *ctx,
  2484. lsm6ds3tr_c_sh_cfg_write_t *val);
  2485. typedef struct
  2486. {
  2487. uint8_t slv_add;
  2488. uint8_t slv_subadd;
  2489. uint8_t slv_len;
  2490. } lsm6ds3tr_c_sh_cfg_read_t;
  2491. int32_t lsm6ds3tr_c_sh_slv0_cfg_read(stmdev_ctx_t *ctx,
  2492. lsm6ds3tr_c_sh_cfg_read_t *val);
  2493. int32_t lsm6ds3tr_c_sh_slv1_cfg_read(stmdev_ctx_t *ctx,
  2494. lsm6ds3tr_c_sh_cfg_read_t *val);
  2495. int32_t lsm6ds3tr_c_sh_slv2_cfg_read(stmdev_ctx_t *ctx,
  2496. lsm6ds3tr_c_sh_cfg_read_t *val);
  2497. int32_t lsm6ds3tr_c_sh_slv3_cfg_read(stmdev_ctx_t *ctx,
  2498. lsm6ds3tr_c_sh_cfg_read_t *val);
  2499. typedef enum
  2500. {
  2501. LSM6DS3TR_C_SL0_NO_DEC = 0,
  2502. LSM6DS3TR_C_SL0_DEC_2 = 1,
  2503. LSM6DS3TR_C_SL0_DEC_4 = 2,
  2504. LSM6DS3TR_C_SL0_DEC_8 = 3,
  2505. LSM6DS3TR_C_SL0_DEC_ND = 4, /* ERROR CODE */
  2506. } lsm6ds3tr_c_slave0_rate_t;
  2507. int32_t lsm6ds3tr_c_sh_slave_0_dec_set(stmdev_ctx_t *ctx,
  2508. lsm6ds3tr_c_slave0_rate_t val);
  2509. int32_t lsm6ds3tr_c_sh_slave_0_dec_get(stmdev_ctx_t *ctx,
  2510. lsm6ds3tr_c_slave0_rate_t *val);
  2511. typedef enum
  2512. {
  2513. LSM6DS3TR_C_EACH_SH_CYCLE = 0,
  2514. LSM6DS3TR_C_ONLY_FIRST_CYCLE = 1,
  2515. LSM6DS3TR_C_SH_WR_MODE_ND = 2, /* ERROR CODE */
  2516. } lsm6ds3tr_c_write_once_t;
  2517. int32_t lsm6ds3tr_c_sh_write_mode_set(stmdev_ctx_t *ctx,
  2518. lsm6ds3tr_c_write_once_t val);
  2519. int32_t lsm6ds3tr_c_sh_write_mode_get(stmdev_ctx_t *ctx,
  2520. lsm6ds3tr_c_write_once_t *val);
  2521. typedef enum
  2522. {
  2523. LSM6DS3TR_C_SL1_NO_DEC = 0,
  2524. LSM6DS3TR_C_SL1_DEC_2 = 1,
  2525. LSM6DS3TR_C_SL1_DEC_4 = 2,
  2526. LSM6DS3TR_C_SL1_DEC_8 = 3,
  2527. LSM6DS3TR_C_SL1_DEC_ND = 4, /* ERROR CODE */
  2528. } lsm6ds3tr_c_slave1_rate_t;
  2529. int32_t lsm6ds3tr_c_sh_slave_1_dec_set(stmdev_ctx_t *ctx,
  2530. lsm6ds3tr_c_slave1_rate_t val);
  2531. int32_t lsm6ds3tr_c_sh_slave_1_dec_get(stmdev_ctx_t *ctx,
  2532. lsm6ds3tr_c_slave1_rate_t *val);
  2533. typedef enum
  2534. {
  2535. LSM6DS3TR_C_SL2_NO_DEC = 0,
  2536. LSM6DS3TR_C_SL2_DEC_2 = 1,
  2537. LSM6DS3TR_C_SL2_DEC_4 = 2,
  2538. LSM6DS3TR_C_SL2_DEC_8 = 3,
  2539. LSM6DS3TR_C_SL2_DEC_ND = 4, /* ERROR CODE */
  2540. } lsm6ds3tr_c_slave2_rate_t;
  2541. int32_t lsm6ds3tr_c_sh_slave_2_dec_set(stmdev_ctx_t *ctx,
  2542. lsm6ds3tr_c_slave2_rate_t val);
  2543. int32_t lsm6ds3tr_c_sh_slave_2_dec_get(stmdev_ctx_t *ctx,
  2544. lsm6ds3tr_c_slave2_rate_t *val);
  2545. typedef enum
  2546. {
  2547. LSM6DS3TR_C_SL3_NO_DEC = 0,
  2548. LSM6DS3TR_C_SL3_DEC_2 = 1,
  2549. LSM6DS3TR_C_SL3_DEC_4 = 2,
  2550. LSM6DS3TR_C_SL3_DEC_8 = 3,
  2551. LSM6DS3TR_C_SL3_DEC_ND = 4, /* ERROR CODE */
  2552. } lsm6ds3tr_c_slave3_rate_t;
  2553. int32_t lsm6ds3tr_c_sh_slave_3_dec_set(stmdev_ctx_t *ctx,
  2554. lsm6ds3tr_c_slave3_rate_t val);
  2555. int32_t lsm6ds3tr_c_sh_slave_3_dec_get(stmdev_ctx_t *ctx,
  2556. lsm6ds3tr_c_slave3_rate_t *val);
  2557. /**
  2558. * @}
  2559. *
  2560. */
  2561. #ifdef __cplusplus
  2562. }
  2563. #endif
  2564. #endif /* LSM6DS3TR_C_DRIVER_H */
  2565. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/