furi_hal_subghz.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. #include "furi_hal_subghz.h"
  2. #include "furi_hal_subghz_configs.h"
  3. #include <furi_hal_region.h>
  4. #include <furi_hal_version.h>
  5. #include <furi_hal_rtc.h>
  6. #include <furi_hal_gpio.h>
  7. #include <furi_hal_spi.h>
  8. #include <furi_hal_interrupt.h>
  9. #include <furi_hal_resources.h>
  10. #include <stm32wbxx_ll_dma.h>
  11. #include <furi.h>
  12. #include <cc1101.h>
  13. #include <stdio.h>
  14. #define TAG "FuriHalSubGhz"
  15. typedef struct {
  16. volatile SubGhzState state;
  17. volatile SubGhzRegulation regulation;
  18. volatile FuriHalSubGhzPreset preset;
  19. } FuriHalSubGhz;
  20. volatile FuriHalSubGhz furi_hal_subghz = {
  21. .state = SubGhzStateInit,
  22. .regulation = SubGhzRegulationTxRx,
  23. .preset = FuriHalSubGhzPresetIDLE,
  24. };
  25. void furi_hal_subghz_init() {
  26. furi_assert(furi_hal_subghz.state == SubGhzStateInit);
  27. furi_hal_subghz.state = SubGhzStateIdle;
  28. furi_hal_subghz.preset = FuriHalSubGhzPresetIDLE;
  29. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  30. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  31. furi_hal_gpio_init(&FURI_HAL_SUBGHZ_TX_GPIO, GpioModeOutputPushPull, GpioPullNo, GpioSpeedLow);
  32. #endif
  33. // Reset
  34. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  35. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  36. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  37. // Prepare GD0 for power on self test
  38. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeInput, GpioPullNo, GpioSpeedLow);
  39. // GD0 low
  40. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHW);
  41. while(furi_hal_gpio_read(&gpio_cc1101_g0) != false)
  42. ;
  43. // GD0 high
  44. cc1101_write_reg(
  45. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHW | CC1101_IOCFG_INV);
  46. while(furi_hal_gpio_read(&gpio_cc1101_g0) != true)
  47. ;
  48. // Reset GD0 to floating state
  49. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  50. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  51. // RF switches
  52. furi_hal_gpio_init(&gpio_rf_sw_0, GpioModeOutputPushPull, GpioPullNo, GpioSpeedLow);
  53. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  54. // Go to sleep
  55. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  56. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  57. FURI_LOG_I(TAG, "Init OK");
  58. }
  59. void furi_hal_subghz_sleep() {
  60. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  61. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  62. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  63. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  64. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  65. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  66. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  67. furi_hal_subghz.preset = FuriHalSubGhzPresetIDLE;
  68. }
  69. void furi_hal_subghz_dump_state() {
  70. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  71. printf(
  72. "[furi_hal_subghz] cc1101 chip %d, version %d\r\n",
  73. cc1101_get_partnumber(&furi_hal_spi_bus_handle_subghz),
  74. cc1101_get_version(&furi_hal_spi_bus_handle_subghz));
  75. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  76. }
  77. void furi_hal_subghz_load_preset(FuriHalSubGhzPreset preset) {
  78. if(preset == FuriHalSubGhzPresetOok650Async) {
  79. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_ook_650khz_async_regs);
  80. furi_hal_subghz_load_patable(furi_hal_subghz_preset_ook_async_patable);
  81. } else if(preset == FuriHalSubGhzPresetOok270Async) {
  82. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_ook_270khz_async_regs);
  83. furi_hal_subghz_load_patable(furi_hal_subghz_preset_ook_async_patable);
  84. } else if(preset == FuriHalSubGhzPreset2FSKDev238Async) {
  85. furi_hal_subghz_load_registers(
  86. (uint8_t*)furi_hal_subghz_preset_2fsk_dev2_38khz_async_regs);
  87. furi_hal_subghz_load_patable(furi_hal_subghz_preset_2fsk_async_patable);
  88. } else if(preset == FuriHalSubGhzPreset2FSKDev476Async) {
  89. furi_hal_subghz_load_registers(
  90. (uint8_t*)furi_hal_subghz_preset_2fsk_dev47_6khz_async_regs);
  91. furi_hal_subghz_load_patable(furi_hal_subghz_preset_2fsk_async_patable);
  92. } else if(preset == FuriHalSubGhzPresetMSK99_97KbAsync) {
  93. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_msk_99_97kb_async_regs);
  94. furi_hal_subghz_load_patable(furi_hal_subghz_preset_msk_async_patable);
  95. } else if(preset == FuriHalSubGhzPresetGFSK9_99KbAsync) {
  96. furi_hal_subghz_load_registers((uint8_t*)furi_hal_subghz_preset_gfsk_9_99kb_async_regs);
  97. furi_hal_subghz_load_patable(furi_hal_subghz_preset_gfsk_async_patable);
  98. } else {
  99. furi_crash("SubGhz: Missing config.");
  100. }
  101. furi_hal_subghz.preset = preset;
  102. }
  103. void furi_hal_subghz_load_custom_preset(uint8_t* preset_data) {
  104. //load config
  105. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  106. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  107. uint32_t i = 0;
  108. uint8_t pa[8] = {0};
  109. while(preset_data[i]) {
  110. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, preset_data[i], preset_data[i + 1]);
  111. i += 2;
  112. }
  113. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  114. //load pa table
  115. memcpy(&pa[0], &preset_data[i + 2], 8);
  116. furi_hal_subghz_load_patable(pa);
  117. furi_hal_subghz.preset = FuriHalSubGhzPresetCustom;
  118. //show debug
  119. if(furi_hal_rtc_is_flag_set(FuriHalRtcFlagDebug)) {
  120. i = 0;
  121. FURI_LOG_D(TAG, "Loading custom preset");
  122. while(preset_data[i]) {
  123. FURI_LOG_D(TAG, "Reg[%lu]: %02X=%02X", i, preset_data[i], preset_data[i + 1]);
  124. i += 2;
  125. }
  126. for(uint8_t y = i; y < i + 10; y++) {
  127. FURI_LOG_D(TAG, "PA[%lu]: %02X", y, preset_data[y]);
  128. }
  129. }
  130. }
  131. void furi_hal_subghz_load_registers(uint8_t* data) {
  132. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  133. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  134. uint32_t i = 0;
  135. while(data[i]) {
  136. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, data[i], data[i + 1]);
  137. i += 2;
  138. }
  139. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  140. }
  141. void furi_hal_subghz_load_patable(const uint8_t data[8]) {
  142. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  143. cc1101_set_pa_table(&furi_hal_spi_bus_handle_subghz, data);
  144. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  145. }
  146. void furi_hal_subghz_write_packet(const uint8_t* data, uint8_t size) {
  147. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  148. cc1101_flush_tx(&furi_hal_spi_bus_handle_subghz);
  149. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_FIFO, size);
  150. cc1101_write_fifo(&furi_hal_spi_bus_handle_subghz, data, size);
  151. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  152. }
  153. void furi_hal_subghz_flush_rx() {
  154. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  155. cc1101_flush_rx(&furi_hal_spi_bus_handle_subghz);
  156. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  157. }
  158. void furi_hal_subghz_flush_tx() {
  159. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  160. cc1101_flush_tx(&furi_hal_spi_bus_handle_subghz);
  161. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  162. }
  163. bool furi_hal_subghz_rx_pipe_not_empty() {
  164. CC1101RxBytes status[1];
  165. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  166. cc1101_read_reg(
  167. &furi_hal_spi_bus_handle_subghz, (CC1101_STATUS_RXBYTES) | CC1101_BURST, (uint8_t*)status);
  168. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  169. // TODO: you can add a buffer overflow flag if needed
  170. if(status->NUM_RXBYTES > 0) {
  171. return true;
  172. } else {
  173. return false;
  174. }
  175. }
  176. bool furi_hal_subghz_is_rx_data_crc_valid() {
  177. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  178. uint8_t data[1];
  179. cc1101_read_reg(&furi_hal_spi_bus_handle_subghz, CC1101_STATUS_LQI | CC1101_BURST, data);
  180. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  181. if(((data[0] >> 7) & 0x01)) {
  182. return true;
  183. } else {
  184. return false;
  185. }
  186. }
  187. void furi_hal_subghz_read_packet(uint8_t* data, uint8_t* size) {
  188. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  189. cc1101_read_fifo(&furi_hal_spi_bus_handle_subghz, data, size);
  190. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  191. }
  192. void furi_hal_subghz_shutdown() {
  193. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  194. // Reset and shutdown
  195. cc1101_shutdown(&furi_hal_spi_bus_handle_subghz);
  196. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  197. }
  198. void furi_hal_subghz_reset() {
  199. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  200. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  201. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  202. cc1101_reset(&furi_hal_spi_bus_handle_subghz);
  203. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG0, CC1101IocfgHighImpedance);
  204. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  205. }
  206. void furi_hal_subghz_idle() {
  207. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  208. cc1101_switch_to_idle(&furi_hal_spi_bus_handle_subghz);
  209. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  210. }
  211. void furi_hal_subghz_rx() {
  212. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  213. cc1101_switch_to_rx(&furi_hal_spi_bus_handle_subghz);
  214. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  215. }
  216. bool furi_hal_subghz_tx() {
  217. if(furi_hal_subghz.regulation != SubGhzRegulationTxRx) return false;
  218. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  219. cc1101_switch_to_tx(&furi_hal_spi_bus_handle_subghz);
  220. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  221. return true;
  222. }
  223. float furi_hal_subghz_get_rssi() {
  224. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  225. int32_t rssi_dec = cc1101_get_rssi(&furi_hal_spi_bus_handle_subghz);
  226. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  227. float rssi = rssi_dec;
  228. if(rssi_dec >= 128) {
  229. rssi = ((rssi - 256.0f) / 2.0f) - 74.0f;
  230. } else {
  231. rssi = (rssi / 2.0f) - 74.0f;
  232. }
  233. return rssi;
  234. }
  235. uint8_t furi_hal_subghz_get_lqi() {
  236. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  237. uint8_t data[1];
  238. cc1101_read_reg(&furi_hal_spi_bus_handle_subghz, CC1101_STATUS_LQI | CC1101_BURST, data);
  239. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  240. return data[0] & 0x7F;
  241. }
  242. bool furi_hal_subghz_is_frequency_valid(uint32_t value) {
  243. if(!(value >= 299999755 && value <= 348000335) &&
  244. !(value >= 386999938 && value <= 464000000) &&
  245. !(value >= 778999847 && value <= 928000000)) {
  246. return false;
  247. }
  248. return true;
  249. }
  250. uint32_t furi_hal_subghz_set_frequency_and_path(uint32_t value) {
  251. value = furi_hal_subghz_set_frequency(value);
  252. if(value >= 299999755 && value <= 348000335) {
  253. furi_hal_subghz_set_path(FuriHalSubGhzPath315);
  254. } else if(value >= 386999938 && value <= 464000000) {
  255. furi_hal_subghz_set_path(FuriHalSubGhzPath433);
  256. } else if(value >= 778999847 && value <= 928000000) {
  257. furi_hal_subghz_set_path(FuriHalSubGhzPath868);
  258. } else {
  259. furi_crash("SubGhz: Incorrect frequency during set.");
  260. }
  261. return value;
  262. }
  263. uint32_t furi_hal_subghz_set_frequency(uint32_t value) {
  264. if(furi_hal_region_is_frequency_allowed(value)) {
  265. furi_hal_subghz.regulation = SubGhzRegulationTxRx;
  266. } else {
  267. furi_hal_subghz.regulation = SubGhzRegulationOnlyRx;
  268. }
  269. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  270. uint32_t real_frequency = cc1101_set_frequency(&furi_hal_spi_bus_handle_subghz, value);
  271. cc1101_calibrate(&furi_hal_spi_bus_handle_subghz);
  272. while(true) {
  273. CC1101Status status = cc1101_get_status(&furi_hal_spi_bus_handle_subghz);
  274. if(status.STATE == CC1101StateIDLE) break;
  275. }
  276. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  277. return real_frequency;
  278. }
  279. void furi_hal_subghz_set_path(FuriHalSubGhzPath path) {
  280. furi_hal_spi_acquire(&furi_hal_spi_bus_handle_subghz);
  281. if(path == FuriHalSubGhzPath433) {
  282. furi_hal_gpio_write(&gpio_rf_sw_0, 0);
  283. cc1101_write_reg(
  284. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW | CC1101_IOCFG_INV);
  285. } else if(path == FuriHalSubGhzPath315) {
  286. furi_hal_gpio_write(&gpio_rf_sw_0, 1);
  287. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  288. } else if(path == FuriHalSubGhzPath868) {
  289. furi_hal_gpio_write(&gpio_rf_sw_0, 1);
  290. cc1101_write_reg(
  291. &furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW | CC1101_IOCFG_INV);
  292. } else if(path == FuriHalSubGhzPathIsolate) {
  293. furi_hal_gpio_write(&gpio_rf_sw_0, 0);
  294. cc1101_write_reg(&furi_hal_spi_bus_handle_subghz, CC1101_IOCFG2, CC1101IocfgHW);
  295. } else {
  296. furi_crash("SubGhz: Incorrect path during set.");
  297. }
  298. furi_hal_spi_release(&furi_hal_spi_bus_handle_subghz);
  299. }
  300. volatile uint32_t furi_hal_subghz_capture_delta_duration = 0;
  301. volatile FuriHalSubGhzCaptureCallback furi_hal_subghz_capture_callback = NULL;
  302. volatile void* furi_hal_subghz_capture_callback_context = NULL;
  303. static void furi_hal_subghz_capture_ISR() {
  304. // Channel 1
  305. if(LL_TIM_IsActiveFlag_CC1(TIM2)) {
  306. LL_TIM_ClearFlag_CC1(TIM2);
  307. furi_hal_subghz_capture_delta_duration = LL_TIM_IC_GetCaptureCH1(TIM2);
  308. if(furi_hal_subghz_capture_callback) {
  309. furi_hal_subghz_capture_callback(
  310. true,
  311. furi_hal_subghz_capture_delta_duration,
  312. (void*)furi_hal_subghz_capture_callback_context);
  313. }
  314. }
  315. // Channel 2
  316. if(LL_TIM_IsActiveFlag_CC2(TIM2)) {
  317. LL_TIM_ClearFlag_CC2(TIM2);
  318. if(furi_hal_subghz_capture_callback) {
  319. furi_hal_subghz_capture_callback(
  320. false,
  321. LL_TIM_IC_GetCaptureCH2(TIM2) - furi_hal_subghz_capture_delta_duration,
  322. (void*)furi_hal_subghz_capture_callback_context);
  323. }
  324. }
  325. }
  326. void furi_hal_subghz_start_async_rx(FuriHalSubGhzCaptureCallback callback, void* context) {
  327. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  328. furi_hal_subghz.state = SubGhzStateAsyncRx;
  329. furi_hal_subghz_capture_callback = callback;
  330. furi_hal_subghz_capture_callback_context = context;
  331. furi_hal_gpio_init_ex(
  332. &gpio_cc1101_g0, GpioModeAltFunctionPushPull, GpioPullNo, GpioSpeedLow, GpioAltFn1TIM2);
  333. // Timer: base
  334. LL_TIM_InitTypeDef TIM_InitStruct = {0};
  335. TIM_InitStruct.Prescaler = 64 - 1;
  336. TIM_InitStruct.CounterMode = LL_TIM_COUNTERMODE_UP;
  337. TIM_InitStruct.Autoreload = 0x7FFFFFFE;
  338. TIM_InitStruct.ClockDivision = LL_TIM_CLOCKDIVISION_DIV4;
  339. LL_TIM_Init(TIM2, &TIM_InitStruct);
  340. // Timer: advanced
  341. LL_TIM_SetClockSource(TIM2, LL_TIM_CLOCKSOURCE_INTERNAL);
  342. LL_TIM_DisableARRPreload(TIM2);
  343. LL_TIM_SetTriggerInput(TIM2, LL_TIM_TS_TI2FP2);
  344. LL_TIM_SetSlaveMode(TIM2, LL_TIM_SLAVEMODE_RESET);
  345. LL_TIM_SetTriggerOutput(TIM2, LL_TIM_TRGO_RESET);
  346. LL_TIM_EnableMasterSlaveMode(TIM2);
  347. LL_TIM_DisableDMAReq_TRIG(TIM2);
  348. LL_TIM_DisableIT_TRIG(TIM2);
  349. // Timer: channel 1 indirect
  350. LL_TIM_IC_SetActiveInput(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_ACTIVEINPUT_INDIRECTTI);
  351. LL_TIM_IC_SetPrescaler(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_ICPSC_DIV1);
  352. LL_TIM_IC_SetPolarity(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_IC_POLARITY_FALLING);
  353. LL_TIM_IC_SetFilter(TIM2, LL_TIM_CHANNEL_CH1, LL_TIM_IC_FILTER_FDIV1);
  354. // Timer: channel 2 direct
  355. LL_TIM_IC_SetActiveInput(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_ACTIVEINPUT_DIRECTTI);
  356. LL_TIM_IC_SetPrescaler(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_ICPSC_DIV1);
  357. LL_TIM_IC_SetPolarity(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_IC_POLARITY_RISING);
  358. LL_TIM_IC_SetFilter(TIM2, LL_TIM_CHANNEL_CH2, LL_TIM_IC_FILTER_FDIV32_N8);
  359. // ISR setup
  360. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, furi_hal_subghz_capture_ISR, NULL);
  361. // Interrupts and channels
  362. LL_TIM_EnableIT_CC1(TIM2);
  363. LL_TIM_EnableIT_CC2(TIM2);
  364. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH1);
  365. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH2);
  366. // Start timer
  367. LL_TIM_SetCounter(TIM2, 0);
  368. LL_TIM_EnableCounter(TIM2);
  369. // Switch to RX
  370. furi_hal_subghz_rx();
  371. }
  372. void furi_hal_subghz_stop_async_rx() {
  373. furi_assert(furi_hal_subghz.state == SubGhzStateAsyncRx);
  374. furi_hal_subghz.state = SubGhzStateIdle;
  375. // Shutdown radio
  376. furi_hal_subghz_idle();
  377. FURI_CRITICAL_ENTER();
  378. LL_TIM_DeInit(TIM2);
  379. FURI_CRITICAL_EXIT();
  380. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, NULL, NULL);
  381. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  382. }
  383. #define API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL (256)
  384. #define API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF (API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL / 2)
  385. #define API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME 333
  386. typedef struct {
  387. uint32_t* buffer;
  388. bool flip_flop;
  389. FuriHalSubGhzAsyncTxCallback callback;
  390. void* callback_context;
  391. uint64_t duty_high;
  392. uint64_t duty_low;
  393. } FuriHalSubGhzAsyncTx;
  394. static FuriHalSubGhzAsyncTx furi_hal_subghz_async_tx = {0};
  395. static void furi_hal_subghz_async_tx_refill(uint32_t* buffer, size_t samples) {
  396. while(samples > 0) {
  397. bool is_odd = samples % 2;
  398. LevelDuration ld =
  399. furi_hal_subghz_async_tx.callback(furi_hal_subghz_async_tx.callback_context);
  400. if(level_duration_is_wait(ld)) {
  401. return;
  402. } else if(level_duration_is_reset(ld)) {
  403. // One more even sample required to end at low level
  404. if(is_odd) {
  405. *buffer = API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  406. buffer++;
  407. samples--;
  408. furi_hal_subghz_async_tx.duty_low += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  409. }
  410. break;
  411. } else {
  412. // Inject guard time if level is incorrect
  413. bool level = level_duration_get_level(ld);
  414. if(is_odd == level) {
  415. *buffer = API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  416. buffer++;
  417. samples--;
  418. if(!level) {
  419. furi_hal_subghz_async_tx.duty_high += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  420. } else {
  421. furi_hal_subghz_async_tx.duty_low += API_HAL_SUBGHZ_ASYNC_TX_GUARD_TIME;
  422. }
  423. // This code must be invoked only once: when encoder starts with low level.
  424. // Otherwise whole thing will crash.
  425. furi_check(samples > 0);
  426. }
  427. uint32_t duration = level_duration_get_duration(ld);
  428. furi_assert(duration > 0);
  429. *buffer = duration;
  430. buffer++;
  431. samples--;
  432. if(level) {
  433. furi_hal_subghz_async_tx.duty_high += duration;
  434. } else {
  435. furi_hal_subghz_async_tx.duty_low += duration;
  436. }
  437. }
  438. }
  439. memset(buffer, 0, samples * sizeof(uint32_t));
  440. }
  441. static void furi_hal_subghz_async_tx_dma_isr() {
  442. furi_assert(
  443. furi_hal_subghz.state == SubGhzStateAsyncTx ||
  444. furi_hal_subghz.state == SubGhzStateAsyncTxEnd ||
  445. furi_hal_subghz.state == SubGhzStateAsyncTxLast);
  446. if(LL_DMA_IsActiveFlag_HT1(DMA1)) {
  447. LL_DMA_ClearFlag_HT1(DMA1);
  448. furi_hal_subghz_async_tx_refill(
  449. furi_hal_subghz_async_tx.buffer, API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF);
  450. }
  451. if(LL_DMA_IsActiveFlag_TC1(DMA1)) {
  452. LL_DMA_ClearFlag_TC1(DMA1);
  453. furi_hal_subghz_async_tx_refill(
  454. furi_hal_subghz_async_tx.buffer + API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF,
  455. API_HAL_SUBGHZ_ASYNC_TX_BUFFER_HALF);
  456. }
  457. }
  458. static void furi_hal_subghz_async_tx_timer_isr() {
  459. if(LL_TIM_IsActiveFlag_UPDATE(TIM2)) {
  460. LL_TIM_ClearFlag_UPDATE(TIM2);
  461. if(LL_TIM_GetAutoReload(TIM2) == 0) {
  462. if(furi_hal_subghz.state == SubGhzStateAsyncTx) {
  463. furi_hal_subghz.state = SubGhzStateAsyncTxLast;
  464. //forcibly pulls the pin to the ground so that there is no carrier
  465. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeInput, GpioPullDown, GpioSpeedLow);
  466. } else {
  467. furi_hal_subghz.state = SubGhzStateAsyncTxEnd;
  468. LL_TIM_DisableCounter(TIM2);
  469. }
  470. }
  471. }
  472. }
  473. bool furi_hal_subghz_start_async_tx(FuriHalSubGhzAsyncTxCallback callback, void* context) {
  474. furi_assert(furi_hal_subghz.state == SubGhzStateIdle);
  475. furi_assert(callback);
  476. //If transmission is prohibited by regional settings
  477. if(furi_hal_subghz.regulation != SubGhzRegulationTxRx) return false;
  478. furi_hal_subghz_async_tx.callback = callback;
  479. furi_hal_subghz_async_tx.callback_context = context;
  480. furi_hal_subghz.state = SubGhzStateAsyncTx;
  481. furi_hal_subghz_async_tx.duty_low = 0;
  482. furi_hal_subghz_async_tx.duty_high = 0;
  483. furi_hal_subghz_async_tx.buffer =
  484. malloc(API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL * sizeof(uint32_t));
  485. furi_hal_subghz_async_tx_refill(
  486. furi_hal_subghz_async_tx.buffer, API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL);
  487. // Connect CC1101_GD0 to TIM2 as output
  488. furi_hal_gpio_init_ex(
  489. &gpio_cc1101_g0, GpioModeAltFunctionPushPull, GpioPullDown, GpioSpeedLow, GpioAltFn1TIM2);
  490. // Configure DMA
  491. LL_DMA_InitTypeDef dma_config = {0};
  492. dma_config.PeriphOrM2MSrcAddress = (uint32_t) & (TIM2->ARR);
  493. dma_config.MemoryOrM2MDstAddress = (uint32_t)furi_hal_subghz_async_tx.buffer;
  494. dma_config.Direction = LL_DMA_DIRECTION_MEMORY_TO_PERIPH;
  495. dma_config.Mode = LL_DMA_MODE_CIRCULAR;
  496. dma_config.PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  497. dma_config.MemoryOrM2MDstIncMode = LL_DMA_MEMORY_INCREMENT;
  498. dma_config.PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_WORD;
  499. dma_config.MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_WORD;
  500. dma_config.NbData = API_HAL_SUBGHZ_ASYNC_TX_BUFFER_FULL;
  501. dma_config.PeriphRequest = LL_DMAMUX_REQ_TIM2_UP;
  502. dma_config.Priority = LL_DMA_MODE_NORMAL;
  503. LL_DMA_Init(DMA1, LL_DMA_CHANNEL_1, &dma_config);
  504. furi_hal_interrupt_set_isr(FuriHalInterruptIdDma1Ch1, furi_hal_subghz_async_tx_dma_isr, NULL);
  505. LL_DMA_EnableIT_TC(DMA1, LL_DMA_CHANNEL_1);
  506. LL_DMA_EnableIT_HT(DMA1, LL_DMA_CHANNEL_1);
  507. LL_DMA_EnableChannel(DMA1, LL_DMA_CHANNEL_1);
  508. // Configure TIM2
  509. LL_TIM_InitTypeDef TIM_InitStruct = {0};
  510. TIM_InitStruct.Prescaler = 64 - 1;
  511. TIM_InitStruct.CounterMode = LL_TIM_COUNTERMODE_UP;
  512. TIM_InitStruct.Autoreload = 1000;
  513. TIM_InitStruct.ClockDivision = LL_TIM_CLOCKDIVISION_DIV1;
  514. LL_TIM_Init(TIM2, &TIM_InitStruct);
  515. LL_TIM_SetClockSource(TIM2, LL_TIM_CLOCKSOURCE_INTERNAL);
  516. LL_TIM_EnableARRPreload(TIM2);
  517. // Configure TIM2 CH2
  518. LL_TIM_OC_InitTypeDef TIM_OC_InitStruct = {0};
  519. TIM_OC_InitStruct.OCMode = LL_TIM_OCMODE_TOGGLE;
  520. TIM_OC_InitStruct.OCState = LL_TIM_OCSTATE_DISABLE;
  521. TIM_OC_InitStruct.OCNState = LL_TIM_OCSTATE_DISABLE;
  522. TIM_OC_InitStruct.CompareValue = 0;
  523. TIM_OC_InitStruct.OCPolarity = LL_TIM_OCPOLARITY_HIGH;
  524. LL_TIM_OC_Init(TIM2, LL_TIM_CHANNEL_CH2, &TIM_OC_InitStruct);
  525. LL_TIM_OC_DisableFast(TIM2, LL_TIM_CHANNEL_CH2);
  526. LL_TIM_DisableMasterSlaveMode(TIM2);
  527. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, furi_hal_subghz_async_tx_timer_isr, NULL);
  528. LL_TIM_EnableIT_UPDATE(TIM2);
  529. LL_TIM_EnableDMAReq_UPDATE(TIM2);
  530. LL_TIM_CC_EnableChannel(TIM2, LL_TIM_CHANNEL_CH2);
  531. // Start counter
  532. LL_TIM_GenerateEvent_UPDATE(TIM2);
  533. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  534. furi_hal_gpio_write(&FURI_HAL_SUBGHZ_TX_GPIO, true);
  535. #endif
  536. furi_hal_subghz_tx();
  537. LL_TIM_SetCounter(TIM2, 0);
  538. LL_TIM_EnableCounter(TIM2);
  539. return true;
  540. }
  541. bool furi_hal_subghz_is_async_tx_complete() {
  542. return furi_hal_subghz.state == SubGhzStateAsyncTxEnd;
  543. }
  544. void furi_hal_subghz_stop_async_tx() {
  545. furi_assert(
  546. furi_hal_subghz.state == SubGhzStateAsyncTx ||
  547. furi_hal_subghz.state == SubGhzStateAsyncTxLast ||
  548. furi_hal_subghz.state == SubGhzStateAsyncTxEnd);
  549. // Shutdown radio
  550. furi_hal_subghz_idle();
  551. #ifdef FURI_HAL_SUBGHZ_TX_GPIO
  552. furi_hal_gpio_write(&FURI_HAL_SUBGHZ_TX_GPIO, false);
  553. #endif
  554. // Deinitialize Timer
  555. FURI_CRITICAL_ENTER();
  556. LL_TIM_DeInit(TIM2);
  557. furi_hal_interrupt_set_isr(FuriHalInterruptIdTIM2, NULL, NULL);
  558. // Deinitialize DMA
  559. LL_DMA_DeInit(DMA1, LL_DMA_CHANNEL_1);
  560. furi_hal_interrupt_set_isr(FuriHalInterruptIdDma1Ch1, NULL, NULL);
  561. // Deinitialize GPIO
  562. furi_hal_gpio_init(&gpio_cc1101_g0, GpioModeAnalog, GpioPullNo, GpioSpeedLow);
  563. FURI_CRITICAL_EXIT();
  564. free(furi_hal_subghz_async_tx.buffer);
  565. float duty_cycle =
  566. 100.0f * (float)furi_hal_subghz_async_tx.duty_high /
  567. ((float)furi_hal_subghz_async_tx.duty_low + (float)furi_hal_subghz_async_tx.duty_high);
  568. FURI_LOG_D(
  569. TAG,
  570. "Async TX Radio stats: on %0.0fus, off %0.0fus, DutyCycle: %0.0f%%",
  571. (double)furi_hal_subghz_async_tx.duty_high,
  572. (double)furi_hal_subghz_async_tx.duty_low,
  573. (double)duty_cycle);
  574. furi_hal_subghz.state = SubGhzStateIdle;
  575. }