furi_hal_clock.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. #include <furi_hal_clock.h>
  2. #include <furi.h>
  3. #include <stm32wbxx_ll_pwr.h>
  4. #include <stm32wbxx_ll_rcc.h>
  5. #include <stm32wbxx_ll_utils.h>
  6. #include <stm32wbxx_ll_cortex.h>
  7. #include <stm32wbxx_ll_bus.h>
  8. #define TAG "FuriHalClock"
  9. #define CPU_CLOCK_HZ_EARLY 4000000
  10. #define CPU_CLOCK_HZ_MAIN 64000000
  11. #define TICK_INT_PRIORITY 15U
  12. #define HS_CLOCK_IS_READY() (LL_RCC_HSE_IsReady() && LL_RCC_HSI_IsReady())
  13. #define LS_CLOCK_IS_READY() (LL_RCC_LSE_IsReady() && LL_RCC_LSI1_IsReady())
  14. void furi_hal_clock_init_early() {
  15. LL_SetSystemCoreClock(CPU_CLOCK_HZ_EARLY);
  16. LL_Init1msTick(SystemCoreClock);
  17. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOA);
  18. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOB);
  19. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOC);
  20. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOD);
  21. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOE);
  22. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOH);
  23. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_SPI1);
  24. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_SPI2);
  25. LL_APB1_GRP2_EnableClock(LL_APB1_GRP2_PERIPH_LPTIM2);
  26. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_I2C1);
  27. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_I2C3);
  28. }
  29. void furi_hal_clock_deinit_early() {
  30. LL_APB1_GRP1_DisableClock(LL_APB1_GRP1_PERIPH_I2C1);
  31. LL_APB1_GRP1_DisableClock(LL_APB1_GRP1_PERIPH_I2C3);
  32. LL_APB2_GRP1_DisableClock(LL_APB2_GRP1_PERIPH_SPI1);
  33. LL_APB1_GRP1_DisableClock(LL_APB1_GRP1_PERIPH_SPI2);
  34. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOA);
  35. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOB);
  36. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOC);
  37. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOD);
  38. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOE);
  39. LL_AHB2_GRP1_DisableClock(LL_AHB2_GRP1_PERIPH_GPIOH);
  40. }
  41. void furi_hal_clock_init() {
  42. /* Prepare Flash memory for 64MHz system clock */
  43. LL_FLASH_SetLatency(LL_FLASH_LATENCY_3);
  44. while(LL_FLASH_GetLatency() != LL_FLASH_LATENCY_3)
  45. ;
  46. /* HSE and HSI configuration and activation */
  47. LL_RCC_HSE_SetCapacitorTuning(0x26);
  48. LL_RCC_HSE_Enable();
  49. LL_RCC_HSI_Enable();
  50. while(!HS_CLOCK_IS_READY())
  51. ;
  52. LL_RCC_HSE_EnableCSS();
  53. /* LSE and LSI1 configuration and activation */
  54. LL_PWR_EnableBkUpAccess();
  55. LL_RCC_LSE_SetDriveCapability(LL_RCC_LSEDRIVE_HIGH);
  56. LL_RCC_LSE_Enable();
  57. LL_RCC_LSI1_Enable();
  58. while(!LS_CLOCK_IS_READY())
  59. ;
  60. LL_EXTI_EnableIT_0_31(
  61. LL_EXTI_LINE_18); /* Why? Because that's why. See RM0434, Table 61. CPU1 vector table. */
  62. LL_EXTI_EnableRisingTrig_0_31(LL_EXTI_LINE_18);
  63. LL_RCC_EnableIT_LSECSS();
  64. /* ES0394, extended case of 2.2.2 */
  65. if(!LL_RCC_IsActiveFlag_BORRST()) {
  66. LL_RCC_LSE_EnableCSS();
  67. }
  68. /* Main PLL configuration and activation */
  69. LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSE, LL_RCC_PLLM_DIV_2, 8, LL_RCC_PLLR_DIV_2);
  70. LL_RCC_PLL_Enable();
  71. LL_RCC_PLL_EnableDomain_SYS();
  72. while(LL_RCC_PLL_IsReady() != 1)
  73. ;
  74. LL_RCC_PLLSAI1_ConfigDomain_48M(
  75. LL_RCC_PLLSOURCE_HSE, LL_RCC_PLLM_DIV_2, 6, LL_RCC_PLLSAI1Q_DIV_2);
  76. LL_RCC_PLLSAI1_ConfigDomain_ADC(
  77. LL_RCC_PLLSOURCE_HSE, LL_RCC_PLLM_DIV_2, 6, LL_RCC_PLLSAI1R_DIV_2);
  78. LL_RCC_PLLSAI1_Enable();
  79. LL_RCC_PLLSAI1_EnableDomain_48M();
  80. LL_RCC_PLLSAI1_EnableDomain_ADC();
  81. while(LL_RCC_PLLSAI1_IsReady() != 1)
  82. ;
  83. /* Sysclk activation on the main PLL */
  84. /* Set CPU1 prescaler*/
  85. LL_RCC_SetAHBPrescaler(LL_RCC_SYSCLK_DIV_1);
  86. /* Set CPU2 prescaler*/
  87. LL_C2_RCC_SetAHBPrescaler(LL_RCC_SYSCLK_DIV_2);
  88. LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_PLL);
  89. while(LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_PLL)
  90. ;
  91. /* Set AHB SHARED prescaler*/
  92. LL_RCC_SetAHB4Prescaler(LL_RCC_SYSCLK_DIV_1);
  93. /* Set APB1 prescaler*/
  94. LL_RCC_SetAPB1Prescaler(LL_RCC_APB1_DIV_1);
  95. /* Set APB2 prescaler*/
  96. LL_RCC_SetAPB2Prescaler(LL_RCC_APB2_DIV_1);
  97. /* Disable MSI */
  98. LL_RCC_MSI_Disable();
  99. while(LL_RCC_MSI_IsReady() != 0)
  100. ;
  101. /* Update CMSIS variable (which can be updated also through SystemCoreClockUpdate function) */
  102. LL_SetSystemCoreClock(CPU_CLOCK_HZ_MAIN);
  103. /* Update the time base */
  104. LL_Init1msTick(SystemCoreClock);
  105. LL_SYSTICK_EnableIT();
  106. NVIC_SetPriority(
  107. SysTick_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), TICK_INT_PRIORITY, 0));
  108. NVIC_EnableIRQ(SysTick_IRQn);
  109. LL_RCC_SetUSARTClockSource(LL_RCC_USART1_CLKSOURCE_PCLK2);
  110. LL_RCC_SetLPUARTClockSource(LL_RCC_LPUART1_CLKSOURCE_PCLK1);
  111. LL_RCC_SetADCClockSource(LL_RCC_ADC_CLKSOURCE_PLLSAI1);
  112. LL_RCC_SetI2CClockSource(LL_RCC_I2C1_CLKSOURCE_PCLK1);
  113. LL_RCC_SetRNGClockSource(LL_RCC_RNG_CLKSOURCE_CLK48);
  114. LL_RCC_SetUSBClockSource(LL_RCC_USB_CLKSOURCE_PLLSAI1);
  115. LL_RCC_SetCLK48ClockSource(LL_RCC_CLK48_CLKSOURCE_PLLSAI1);
  116. LL_RCC_SetSMPSClockSource(LL_RCC_SMPS_CLKSOURCE_HSE);
  117. LL_RCC_SetSMPSPrescaler(LL_RCC_SMPS_DIV_1);
  118. LL_RCC_SetRFWKPClockSource(LL_RCC_RFWKP_CLKSOURCE_LSE);
  119. // AHB1 GRP1
  120. LL_AHB1_GRP1_EnableClock(LL_AHB1_GRP1_PERIPH_DMA1);
  121. LL_AHB1_GRP1_EnableClock(LL_AHB1_GRP1_PERIPH_DMA2);
  122. LL_AHB1_GRP1_EnableClock(LL_AHB1_GRP1_PERIPH_DMAMUX1);
  123. LL_AHB1_GRP1_EnableClock(LL_AHB1_GRP1_PERIPH_CRC);
  124. // LL_AHB1_GRP1_EnableClock(LL_AHB1_GRP1_PERIPH_TSC);
  125. // AHB2 GRP1
  126. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOA);
  127. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOB);
  128. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOC);
  129. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOD);
  130. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOE);
  131. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_GPIOH);
  132. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_ADC);
  133. LL_AHB2_GRP1_EnableClock(LL_AHB2_GRP1_PERIPH_AES1);
  134. // AHB3 GRP1
  135. // LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_QUADSPI);
  136. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_PKA);
  137. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_AES2);
  138. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_RNG);
  139. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_HSEM);
  140. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_IPCC);
  141. LL_AHB3_GRP1_EnableClock(LL_AHB3_GRP1_PERIPH_FLASH);
  142. // APB1 GRP1
  143. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_TIM2);
  144. // LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_LCD);
  145. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_RTCAPB);
  146. // LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_WWDG);
  147. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_SPI2);
  148. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_I2C1);
  149. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_I2C3);
  150. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_CRS);
  151. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_USB);
  152. LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_LPTIM1);
  153. // APB1 GRP2
  154. LL_APB1_GRP2_EnableClock(LL_APB1_GRP2_PERIPH_LPUART1);
  155. // APB2
  156. // LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_ADC);
  157. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_TIM1);
  158. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_SPI1);
  159. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_USART1);
  160. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_TIM16);
  161. LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_TIM17);
  162. // LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_SAI1);
  163. FURI_LOG_I(TAG, "Init OK");
  164. }
  165. void furi_hal_clock_switch_to_hsi() {
  166. LL_RCC_HSI_Enable();
  167. while(!LL_RCC_HSI_IsReady())
  168. ;
  169. LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_HSI);
  170. LL_RCC_SetSMPSClockSource(LL_RCC_SMPS_CLKSOURCE_HSI);
  171. while(LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_HSI)
  172. ;
  173. LL_FLASH_SetLatency(LL_FLASH_LATENCY_1);
  174. }
  175. void furi_hal_clock_switch_to_pll() {
  176. LL_RCC_HSE_Enable();
  177. LL_RCC_PLL_Enable();
  178. while(!LL_RCC_HSE_IsReady())
  179. ;
  180. while(!LL_RCC_PLL_IsReady())
  181. ;
  182. LL_FLASH_SetLatency(LL_FLASH_LATENCY_3);
  183. LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_PLL);
  184. LL_RCC_SetSMPSClockSource(LL_RCC_SMPS_CLKSOURCE_HSE);
  185. while(LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_PLL)
  186. ;
  187. }
  188. void furi_hal_clock_suspend_tick() {
  189. CLEAR_BIT(SysTick->CTRL, SysTick_CTRL_ENABLE_Msk);
  190. }
  191. void furi_hal_clock_resume_tick() {
  192. SET_BIT(SysTick->CTRL, SysTick_CTRL_ENABLE_Msk);
  193. }