stm32l412xx.h 802 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907
  1. /**
  2. ******************************************************************************
  3. * @file stm32l412xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32L412xx Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - Peripheral's registers declarations and bits definition
  10. * - Macros to access peripheral’s registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * <h2><center>&copy; Copyright (c) 2018 STMicroelectronics.
  16. * All rights reserved.</center></h2>
  17. *
  18. * This software component is licensed by ST under BSD 3-Clause license,
  19. * the "License"; You may not use this file except in compliance with the
  20. * License. You may obtain a copy of the License at:
  21. * opensource.org/licenses/BSD-3-Clause
  22. *
  23. ******************************************************************************
  24. */
  25. /** @addtogroup CMSIS_Device
  26. * @{
  27. */
  28. /** @addtogroup stm32l412xx
  29. * @{
  30. */
  31. #ifndef __STM32L412xx_H
  32. #define __STM32L412xx_H
  33. #ifdef __cplusplus
  34. extern "C" {
  35. #endif /* __cplusplus */
  36. /** @addtogroup Configuration_section_for_CMSIS
  37. * @{
  38. */
  39. /**
  40. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  41. */
  42. #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
  43. #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
  44. #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
  45. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  46. #define __FPU_PRESENT 1 /*!< FPU present */
  47. /**
  48. * @}
  49. */
  50. /** @addtogroup Peripheral_interrupt_number_definition
  51. * @{
  52. */
  53. /**
  54. * @brief STM32L4XX Interrupt Number Definition, according to the selected device
  55. * in @ref Library_configuration_section
  56. */
  57. typedef enum
  58. {
  59. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  60. NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
  61. HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
  62. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  63. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  64. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  65. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  66. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  67. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  68. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  69. /****** STM32 specific Interrupt Numbers **********************************************************************/
  70. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  71. PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM3/PVM4 through EXTI Line detection Interrupts */
  72. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  73. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  74. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  75. RCC_IRQn = 5, /*!< RCC global Interrupt */
  76. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  77. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  78. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  79. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  80. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  81. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  82. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  83. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  84. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  85. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  86. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  87. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  88. ADC1_2_IRQn = 18, /*!< ADC1, ADC2 SAR global Interrupts */
  89. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  90. TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
  91. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
  92. TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */
  93. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  94. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  95. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  96. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  97. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  98. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  99. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  100. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  101. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  102. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  103. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  104. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  105. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  106. TIM6_IRQn = 54, /*!< TIM6 global interrupt */
  107. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  108. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  109. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  110. DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
  111. DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
  112. COMP_IRQn = 64, /*!< COMP1 Interrupt */
  113. LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
  114. LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
  115. USB_IRQn = 67, /*!< USB event Interrupt */
  116. DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
  117. DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
  118. LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
  119. QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
  120. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  121. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  122. TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
  123. RNG_IRQn = 80, /*!< RNG global interrupt */
  124. FPU_IRQn = 81, /*!< FPU global interrupt */
  125. CRS_IRQn = 82 /*!< CRS global interrupt */
  126. } IRQn_Type;
  127. /**
  128. * @}
  129. */
  130. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  131. #include "system_stm32l4xx.h"
  132. #include <stdint.h>
  133. /** @addtogroup Peripheral_registers_structures
  134. * @{
  135. */
  136. /**
  137. * @brief Analog to Digital Converter
  138. */
  139. typedef struct
  140. {
  141. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  142. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  143. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  144. __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
  145. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  146. __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
  147. __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
  148. uint32_t RESERVED1; /*!< Reserved, 0x1C */
  149. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  150. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  151. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
  152. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  153. __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
  154. __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
  155. __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
  156. __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
  157. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  158. uint32_t RESERVED3; /*!< Reserved, 0x44 */
  159. uint32_t RESERVED4; /*!< Reserved, 0x48 */
  160. __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
  161. uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
  162. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  163. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  164. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  165. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  166. uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
  167. __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
  168. __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
  169. __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
  170. __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
  171. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  172. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
  173. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
  174. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  175. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  176. __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
  177. __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
  178. } ADC_TypeDef;
  179. typedef struct
  180. {
  181. __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */
  182. uint32_t RESERVED; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
  183. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  184. __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: ADC1 base address + 0x30C */
  185. } ADC_Common_TypeDef;
  186. /**
  187. * @brief Comparator
  188. */
  189. typedef struct
  190. {
  191. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  192. } COMP_TypeDef;
  193. typedef struct
  194. {
  195. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  196. } COMP_Common_TypeDef;
  197. /**
  198. * @brief CRC calculation unit
  199. */
  200. typedef struct
  201. {
  202. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  203. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  204. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  205. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  206. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  207. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  208. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  209. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  210. } CRC_TypeDef;
  211. /**
  212. * @brief Clock Recovery System
  213. */
  214. typedef struct
  215. {
  216. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  217. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  218. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  219. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  220. } CRS_TypeDef;
  221. /**
  222. * @brief Debug MCU
  223. */
  224. typedef struct
  225. {
  226. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  227. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  228. __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
  229. __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
  230. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
  231. } DBGMCU_TypeDef;
  232. /**
  233. * @brief DMA Controller
  234. */
  235. typedef struct
  236. {
  237. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  238. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  239. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  240. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  241. } DMA_Channel_TypeDef;
  242. typedef struct
  243. {
  244. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  245. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  246. } DMA_TypeDef;
  247. typedef struct
  248. {
  249. __IO uint32_t CSELR; /*!< DMA channel selection register */
  250. } DMA_Request_TypeDef;
  251. /* Legacy define */
  252. #define DMA_request_TypeDef DMA_Request_TypeDef
  253. /**
  254. * @brief External Interrupt/Event Controller
  255. */
  256. typedef struct
  257. {
  258. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
  259. __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
  260. __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
  261. __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
  262. __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
  263. __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
  264. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  265. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  266. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
  267. __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
  268. __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
  269. __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
  270. __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
  271. __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
  272. } EXTI_TypeDef;
  273. /**
  274. * @brief Firewall
  275. */
  276. typedef struct
  277. {
  278. __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
  279. __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
  280. __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
  281. __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
  282. __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
  283. __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
  284. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
  285. uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
  286. __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
  287. } FIREWALL_TypeDef;
  288. /**
  289. * @brief FLASH Registers
  290. */
  291. typedef struct
  292. {
  293. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  294. __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
  295. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
  296. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
  297. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
  298. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
  299. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  300. __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
  301. __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
  302. __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
  303. __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
  304. __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
  305. __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
  306. } FLASH_TypeDef;
  307. /**
  308. * @brief General Purpose I/O
  309. */
  310. typedef struct
  311. {
  312. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  313. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  314. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  315. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  316. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  317. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  318. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  319. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  320. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  321. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  322. } GPIO_TypeDef;
  323. /**
  324. * @brief Inter-integrated Circuit Interface
  325. */
  326. typedef struct
  327. {
  328. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  329. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  330. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  331. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  332. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  333. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  334. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  335. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  336. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  337. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  338. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  339. } I2C_TypeDef;
  340. /**
  341. * @brief Independent WATCHDOG
  342. */
  343. typedef struct
  344. {
  345. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  346. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  347. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  348. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  349. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  350. } IWDG_TypeDef;
  351. /**
  352. * @brief LPTIMER
  353. */
  354. typedef struct
  355. {
  356. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  357. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  358. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  359. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  360. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  361. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  362. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  363. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  364. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  365. __IO uint32_t RESERVED; /*!< Reserved, Address offset: 0x24 */
  366. __IO uint32_t RCR; /*!< LPTIM repetition counter register, Address offset: 0x28 */
  367. } LPTIM_TypeDef;
  368. /**
  369. * @brief Operational Amplifier (OPAMP)
  370. */
  371. typedef struct
  372. {
  373. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  374. __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  375. __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
  376. } OPAMP_TypeDef;
  377. typedef struct
  378. {
  379. __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
  380. } OPAMP_Common_TypeDef;
  381. /**
  382. * @brief Power Control
  383. */
  384. typedef struct
  385. {
  386. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  387. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
  388. __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
  389. __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
  390. __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
  391. __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
  392. __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
  393. uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
  394. __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
  395. __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
  396. __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
  397. __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
  398. __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
  399. __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
  400. __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
  401. __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
  402. __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
  403. __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
  404. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x48 */
  405. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x4C */
  406. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x50 */
  407. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x54 */
  408. __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
  409. __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
  410. } PWR_TypeDef;
  411. /**
  412. * @brief QUAD Serial Peripheral Interface
  413. */
  414. typedef struct
  415. {
  416. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  417. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  418. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  419. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  420. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  421. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  422. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  423. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  424. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  425. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  426. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  427. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  428. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  429. } QUADSPI_TypeDef;
  430. /**
  431. * @brief Reset and Clock Control
  432. */
  433. typedef struct
  434. {
  435. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  436. __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
  437. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  438. __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
  439. uint32_t RESERVED8; /*!< Reserved, Address offset: 0x10 */
  440. uint32_t RESERVED; /*!< Reserved, Address offset: 0x14 */
  441. __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
  442. __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
  443. __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
  444. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
  445. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
  446. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
  447. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
  448. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
  449. __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
  450. __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
  451. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
  452. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
  453. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
  454. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
  455. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
  456. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
  457. __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
  458. __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
  459. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
  460. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
  461. __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
  462. __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
  463. __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
  464. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
  465. __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
  466. __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
  467. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
  468. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
  469. __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
  470. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
  471. __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
  472. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
  473. __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
  474. } RCC_TypeDef;
  475. /**
  476. * @brief Real-Time Clock
  477. */
  478. typedef struct
  479. {
  480. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  481. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  482. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  483. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  484. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  485. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  486. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  487. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x1C */
  488. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x20 */
  489. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  490. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  491. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  492. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  493. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  494. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  495. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x3C */
  496. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  497. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  498. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  499. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  500. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  501. __IO uint32_t MISR; /*!< RTC masked interrupt status register, Address offset: 0x54 */
  502. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x58 */
  503. __IO uint32_t SCR; /*!< RTC status Clear register, Address offset: 0x5C */
  504. } RTC_TypeDef;
  505. /**
  506. * @brief Tamper and backup registers
  507. */
  508. typedef struct
  509. {
  510. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  511. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  512. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x08 */
  513. __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */
  514. uint32_t RESERVED1[7];/*!< Reserved, Address offset: 0x10 -- 0x28 */
  515. __IO uint32_t IER; /*!< TAMP interrupt enable register, Address offset: 0x2C */
  516. __IO uint32_t SR; /*!< TAMP status register, Address offset: 0x30 */
  517. __IO uint32_t MISR; /*!< TAMP masked interrupt status register, Address offset: 0x34 */
  518. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x38 */
  519. __IO uint32_t SCR; /*!< TAMP status clear register, Address offset: 0x3C */
  520. uint32_t RESERVED3[48];/*!< Reserved, Address offset: 0x40 -- 0xFC */
  521. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  522. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  523. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  524. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  525. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  526. __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */
  527. __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */
  528. __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */
  529. __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */
  530. __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */
  531. __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */
  532. __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */
  533. __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */
  534. __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */
  535. __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */
  536. __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */
  537. __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */
  538. __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */
  539. __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */
  540. __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */
  541. __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */
  542. __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */
  543. __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */
  544. __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */
  545. __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */
  546. __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */
  547. __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */
  548. __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */
  549. __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */
  550. __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */
  551. __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */
  552. __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */
  553. } TAMP_TypeDef;
  554. /**
  555. * @brief Serial Peripheral Interface
  556. */
  557. typedef struct
  558. {
  559. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  560. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  561. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  562. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  563. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
  564. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
  565. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
  566. } SPI_TypeDef;
  567. /**
  568. * @brief System configuration controller
  569. */
  570. typedef struct
  571. {
  572. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  573. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  574. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  575. __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
  576. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
  577. __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
  578. __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
  579. } SYSCFG_TypeDef;
  580. /**
  581. * @brief TIM
  582. */
  583. typedef struct
  584. {
  585. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  586. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  587. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  588. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  589. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  590. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  591. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  592. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  593. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  594. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  595. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  596. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  597. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  598. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  599. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  600. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  601. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  602. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  603. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  604. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  605. __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
  606. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  607. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  608. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  609. __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
  610. __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
  611. } TIM_TypeDef;
  612. /**
  613. * @brief Touch Sensing Controller (TSC)
  614. */
  615. typedef struct
  616. {
  617. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  618. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  619. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  620. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  621. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  622. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  623. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  624. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  625. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  626. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  627. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  628. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  629. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  630. __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */
  631. } TSC_TypeDef;
  632. /**
  633. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  634. */
  635. typedef struct
  636. {
  637. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  638. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  639. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  640. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  641. __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  642. uint16_t RESERVED2; /*!< Reserved, 0x12 */
  643. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  644. __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
  645. uint16_t RESERVED3; /*!< Reserved, 0x1A */
  646. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  647. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  648. __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  649. uint16_t RESERVED4; /*!< Reserved, 0x26 */
  650. __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  651. uint16_t RESERVED5; /*!< Reserved, 0x2A */
  652. } USART_TypeDef;
  653. /**
  654. * @brief Universal Serial Bus Full Speed Device
  655. */
  656. typedef struct
  657. {
  658. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  659. __IO uint16_t RESERVED0; /*!< Reserved */
  660. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  661. __IO uint16_t RESERVED1; /*!< Reserved */
  662. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  663. __IO uint16_t RESERVED2; /*!< Reserved */
  664. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  665. __IO uint16_t RESERVED3; /*!< Reserved */
  666. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  667. __IO uint16_t RESERVED4; /*!< Reserved */
  668. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  669. __IO uint16_t RESERVED5; /*!< Reserved */
  670. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  671. __IO uint16_t RESERVED6; /*!< Reserved */
  672. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  673. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  674. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  675. __IO uint16_t RESERVED8; /*!< Reserved */
  676. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  677. __IO uint16_t RESERVED9; /*!< Reserved */
  678. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  679. __IO uint16_t RESERVEDA; /*!< Reserved */
  680. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  681. __IO uint16_t RESERVEDB; /*!< Reserved */
  682. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  683. __IO uint16_t RESERVEDC; /*!< Reserved */
  684. __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
  685. __IO uint16_t RESERVEDD; /*!< Reserved */
  686. __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
  687. __IO uint16_t RESERVEDE; /*!< Reserved */
  688. } USB_TypeDef;
  689. /**
  690. * @brief Window WATCHDOG
  691. */
  692. typedef struct
  693. {
  694. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  695. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  696. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  697. } WWDG_TypeDef;
  698. /**
  699. * @brief RNG
  700. */
  701. typedef struct
  702. {
  703. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  704. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  705. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  706. } RNG_TypeDef;
  707. /**
  708. * @}
  709. */
  710. /** @addtogroup Peripheral_memory_map
  711. * @{
  712. */
  713. #define FLASH_BASE (0x08000000UL) /*!< FLASH(up to 128 KB) base address */
  714. #define SRAM1_BASE (0x20000000UL) /*!< SRAM1(up to 32 KB) base address */
  715. #define SRAM2_BASE (0x10000000UL) /*!< SRAM2(8 KB) base address */
  716. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  717. #define QSPI_BASE (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */
  718. #define QSPI_R_BASE (0xA0001000UL) /*!< QUADSPI control registers base address */
  719. #define SRAM1_BB_BASE (0x22000000UL) /*!< SRAM1(96 KB) base address in the bit-band region */
  720. #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */
  721. /* Legacy defines */
  722. #define SRAM_BASE SRAM1_BASE
  723. #define SRAM_BB_BASE SRAM1_BB_BASE
  724. #define SRAM1_SIZE_MAX (0x00008000UL) /*!< maximum SRAM1 size (up to 32 KBytes) */
  725. #define SRAM2_SIZE (0x00002000UL) /*!< SRAM2 size (8 KBytes) */
  726. /*!< Peripheral memory map */
  727. #define APB1PERIPH_BASE PERIPH_BASE
  728. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  729. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  730. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL)
  731. /*!< APB1 peripherals */
  732. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL)
  733. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL)
  734. #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL)
  735. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL)
  736. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL)
  737. #define TAMP_BASE (APB1PERIPH_BASE + 0x3400U)
  738. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL)
  739. #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL)
  740. #define USART3_BASE (APB1PERIPH_BASE + 0x4800UL)
  741. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL)
  742. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL)
  743. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00UL)
  744. #define CRS_BASE (APB1PERIPH_BASE + 0x6000UL)
  745. #define USB_BASE (APB1PERIPH_BASE + 0x6800UL) /*!< USB_IP Peripheral Registers base address */
  746. #define USB_PMAADDR (APB1PERIPH_BASE + 0x6C00UL) /*!< USB_IP Packet Memory Area base address */
  747. #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL)
  748. #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800UL)
  749. #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800UL)
  750. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00UL)
  751. #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000UL)
  752. #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400UL)
  753. /*!< APB2 peripherals */
  754. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000UL)
  755. #define COMP1_BASE (APB2PERIPH_BASE + 0x0200UL)
  756. #define EXTI_BASE (APB2PERIPH_BASE + 0x0400UL)
  757. #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00UL)
  758. #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00UL)
  759. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL)
  760. #define USART1_BASE (APB2PERIPH_BASE + 0x3800UL)
  761. #define TIM15_BASE (APB2PERIPH_BASE + 0x4000UL)
  762. #define TIM16_BASE (APB2PERIPH_BASE + 0x4400UL)
  763. /*!< AHB1 peripherals */
  764. #define DMA1_BASE (AHB1PERIPH_BASE)
  765. #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400UL)
  766. #define RCC_BASE (AHB1PERIPH_BASE + 0x1000UL)
  767. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000UL)
  768. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL)
  769. #define TSC_BASE (AHB1PERIPH_BASE + 0x4000UL)
  770. #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008UL)
  771. #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CUL)
  772. #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030UL)
  773. #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044UL)
  774. #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058UL)
  775. #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CUL)
  776. #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080UL)
  777. #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8UL)
  778. #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008UL)
  779. #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CUL)
  780. #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030UL)
  781. #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044UL)
  782. #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058UL)
  783. #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CUL)
  784. #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080UL)
  785. #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8UL)
  786. /*!< AHB2 peripherals */
  787. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000UL)
  788. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400UL)
  789. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800UL)
  790. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00UL)
  791. #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00UL)
  792. #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000UL)
  793. #define ADC2_BASE (AHB2PERIPH_BASE + 0x08040100UL)
  794. #define ADC12_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300UL)
  795. #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800UL)
  796. /* Debug MCU registers base address */
  797. #define DBGMCU_BASE (0xE0042000UL)
  798. #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */
  799. #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */
  800. #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */
  801. /**
  802. * @}
  803. */
  804. /** @addtogroup Peripheral_declaration
  805. * @{
  806. */
  807. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  808. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  809. #define RTC ((RTC_TypeDef *) RTC_BASE)
  810. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  811. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  812. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  813. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  814. #define USART2 ((USART_TypeDef *) USART2_BASE)
  815. #define USART3 ((USART_TypeDef *) USART3_BASE)
  816. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  817. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  818. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  819. #define CRS ((CRS_TypeDef *) CRS_BASE)
  820. #define USB ((USB_TypeDef *) USB_BASE)
  821. #define PWR ((PWR_TypeDef *) PWR_BASE)
  822. #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
  823. #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
  824. #define OPAMP1_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
  825. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  826. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  827. #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
  828. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  829. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  830. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  831. #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
  832. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  833. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  834. #define USART1 ((USART_TypeDef *) USART1_BASE)
  835. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  836. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  837. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  838. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  839. #define RCC ((RCC_TypeDef *) RCC_BASE)
  840. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  841. #define CRC ((CRC_TypeDef *) CRC_BASE)
  842. #define TSC ((TSC_TypeDef *) TSC_BASE)
  843. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  844. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  845. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  846. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  847. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  848. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  849. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  850. #define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
  851. #define RNG ((RNG_TypeDef *) RNG_BASE)
  852. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  853. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  854. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  855. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  856. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  857. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  858. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  859. #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
  860. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  861. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  862. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  863. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  864. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  865. #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
  866. #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
  867. #define DMA2_CSELR ((DMA_Request_TypeDef *) DMA2_CSELR_BASE)
  868. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  869. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  870. /**
  871. * @}
  872. */
  873. /** @addtogroup Exported_constants
  874. * @{
  875. */
  876. /** @addtogroup Peripheral_Registers_Bits_Definition
  877. * @{
  878. */
  879. /******************************************************************************/
  880. /* Peripheral Registers_Bits_Definition */
  881. /******************************************************************************/
  882. /******************************************************************************/
  883. /* */
  884. /* Analog to Digital Converter */
  885. /* */
  886. /******************************************************************************/
  887. /*
  888. * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
  889. */
  890. #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
  891. /******************** Bit definition for ADC_ISR register *******************/
  892. #define ADC_ISR_ADRDY_Pos (0U)
  893. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  894. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  895. #define ADC_ISR_EOSMP_Pos (1U)
  896. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  897. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  898. #define ADC_ISR_EOC_Pos (2U)
  899. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  900. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  901. #define ADC_ISR_EOS_Pos (3U)
  902. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  903. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  904. #define ADC_ISR_OVR_Pos (4U)
  905. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  906. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  907. #define ADC_ISR_JEOC_Pos (5U)
  908. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  909. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
  910. #define ADC_ISR_JEOS_Pos (6U)
  911. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  912. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  913. #define ADC_ISR_AWD1_Pos (7U)
  914. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  915. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  916. #define ADC_ISR_AWD2_Pos (8U)
  917. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  918. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  919. #define ADC_ISR_AWD3_Pos (9U)
  920. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  921. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  922. #define ADC_ISR_JQOVF_Pos (10U)
  923. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  924. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
  925. /******************** Bit definition for ADC_IER register *******************/
  926. #define ADC_IER_ADRDYIE_Pos (0U)
  927. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  928. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  929. #define ADC_IER_EOSMPIE_Pos (1U)
  930. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  931. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  932. #define ADC_IER_EOCIE_Pos (2U)
  933. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  934. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  935. #define ADC_IER_EOSIE_Pos (3U)
  936. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  937. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  938. #define ADC_IER_OVRIE_Pos (4U)
  939. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  940. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  941. #define ADC_IER_JEOCIE_Pos (5U)
  942. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  943. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
  944. #define ADC_IER_JEOSIE_Pos (6U)
  945. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  946. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  947. #define ADC_IER_AWD1IE_Pos (7U)
  948. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  949. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  950. #define ADC_IER_AWD2IE_Pos (8U)
  951. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  952. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  953. #define ADC_IER_AWD3IE_Pos (9U)
  954. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  955. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  956. #define ADC_IER_JQOVFIE_Pos (10U)
  957. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  958. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
  959. /* Legacy defines */
  960. #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
  961. #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
  962. #define ADC_IER_EOC (ADC_IER_EOCIE)
  963. #define ADC_IER_EOS (ADC_IER_EOSIE)
  964. #define ADC_IER_OVR (ADC_IER_OVRIE)
  965. #define ADC_IER_JEOC (ADC_IER_JEOCIE)
  966. #define ADC_IER_JEOS (ADC_IER_JEOSIE)
  967. #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
  968. #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
  969. #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
  970. #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
  971. /******************** Bit definition for ADC_CR register ********************/
  972. #define ADC_CR_ADEN_Pos (0U)
  973. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  974. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  975. #define ADC_CR_ADDIS_Pos (1U)
  976. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  977. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  978. #define ADC_CR_ADSTART_Pos (2U)
  979. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  980. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  981. #define ADC_CR_JADSTART_Pos (3U)
  982. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  983. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
  984. #define ADC_CR_ADSTP_Pos (4U)
  985. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  986. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  987. #define ADC_CR_JADSTP_Pos (5U)
  988. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  989. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
  990. #define ADC_CR_ADVREGEN_Pos (28U)
  991. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  992. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  993. #define ADC_CR_DEEPPWD_Pos (29U)
  994. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  995. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
  996. #define ADC_CR_ADCALDIF_Pos (30U)
  997. #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
  998. #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
  999. #define ADC_CR_ADCAL_Pos (31U)
  1000. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  1001. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  1002. /******************** Bit definition for ADC_CFGR register ******************/
  1003. #define ADC_CFGR_DMAEN_Pos (0U)
  1004. #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
  1005. #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */
  1006. #define ADC_CFGR_DMACFG_Pos (1U)
  1007. #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
  1008. #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */
  1009. #define ADC_CFGR_RES_Pos (3U)
  1010. #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
  1011. #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
  1012. #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
  1013. #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
  1014. #define ADC_CFGR_ALIGN_Pos (5U)
  1015. #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */
  1016. #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */
  1017. #define ADC_CFGR_EXTSEL_Pos (6U)
  1018. #define ADC_CFGR_EXTSEL_Msk (0xFUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */
  1019. #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
  1020. #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
  1021. #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
  1022. #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
  1023. #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
  1024. #define ADC_CFGR_EXTEN_Pos (10U)
  1025. #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
  1026. #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  1027. #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
  1028. #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
  1029. #define ADC_CFGR_OVRMOD_Pos (12U)
  1030. #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
  1031. #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  1032. #define ADC_CFGR_CONT_Pos (13U)
  1033. #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
  1034. #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
  1035. #define ADC_CFGR_AUTDLY_Pos (14U)
  1036. #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
  1037. #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
  1038. #define ADC_CFGR_DISCEN_Pos (16U)
  1039. #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
  1040. #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  1041. #define ADC_CFGR_DISCNUM_Pos (17U)
  1042. #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
  1043. #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  1044. #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
  1045. #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
  1046. #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
  1047. #define ADC_CFGR_JDISCEN_Pos (20U)
  1048. #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
  1049. #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  1050. #define ADC_CFGR_JQM_Pos (21U)
  1051. #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
  1052. #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
  1053. #define ADC_CFGR_AWD1SGL_Pos (22U)
  1054. #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
  1055. #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  1056. #define ADC_CFGR_AWD1EN_Pos (23U)
  1057. #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
  1058. #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  1059. #define ADC_CFGR_JAWD1EN_Pos (24U)
  1060. #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
  1061. #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  1062. #define ADC_CFGR_JAUTO_Pos (25U)
  1063. #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
  1064. #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  1065. #define ADC_CFGR_AWD1CH_Pos (26U)
  1066. #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
  1067. #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  1068. #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
  1069. #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
  1070. #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
  1071. #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
  1072. #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
  1073. #define ADC_CFGR_JQDIS_Pos (31U)
  1074. #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
  1075. #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
  1076. /******************** Bit definition for ADC_CFGR2 register *****************/
  1077. #define ADC_CFGR2_ROVSE_Pos (0U)
  1078. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  1079. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  1080. #define ADC_CFGR2_JOVSE_Pos (1U)
  1081. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  1082. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
  1083. #define ADC_CFGR2_OVSR_Pos (2U)
  1084. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  1085. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  1086. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  1087. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  1088. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  1089. #define ADC_CFGR2_OVSS_Pos (5U)
  1090. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  1091. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  1092. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  1093. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  1094. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  1095. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  1096. #define ADC_CFGR2_TROVS_Pos (9U)
  1097. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  1098. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  1099. #define ADC_CFGR2_ROVSM_Pos (10U)
  1100. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  1101. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
  1102. /******************** Bit definition for ADC_SMPR1 register *****************/
  1103. #define ADC_SMPR1_SMP0_Pos (0U)
  1104. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  1105. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  1106. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  1107. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  1108. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  1109. #define ADC_SMPR1_SMP1_Pos (3U)
  1110. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  1111. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  1112. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  1113. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  1114. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  1115. #define ADC_SMPR1_SMP2_Pos (6U)
  1116. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  1117. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  1118. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  1119. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  1120. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  1121. #define ADC_SMPR1_SMP3_Pos (9U)
  1122. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  1123. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  1124. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  1125. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  1126. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  1127. #define ADC_SMPR1_SMP4_Pos (12U)
  1128. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  1129. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  1130. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  1131. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  1132. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  1133. #define ADC_SMPR1_SMP5_Pos (15U)
  1134. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  1135. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  1136. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  1137. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  1138. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  1139. #define ADC_SMPR1_SMP6_Pos (18U)
  1140. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  1141. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  1142. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  1143. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  1144. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  1145. #define ADC_SMPR1_SMP7_Pos (21U)
  1146. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  1147. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  1148. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  1149. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  1150. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  1151. #define ADC_SMPR1_SMP8_Pos (24U)
  1152. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  1153. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  1154. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  1155. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  1156. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  1157. #define ADC_SMPR1_SMP9_Pos (27U)
  1158. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  1159. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  1160. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  1161. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  1162. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  1163. #define ADC_SMPR1_SMPPLUS_Pos (31U)
  1164. #define ADC_SMPR1_SMPPLUS_Msk (0x1UL << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */
  1165. #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */
  1166. /******************** Bit definition for ADC_SMPR2 register *****************/
  1167. #define ADC_SMPR2_SMP10_Pos (0U)
  1168. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  1169. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  1170. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  1171. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  1172. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  1173. #define ADC_SMPR2_SMP11_Pos (3U)
  1174. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  1175. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  1176. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  1177. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  1178. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  1179. #define ADC_SMPR2_SMP12_Pos (6U)
  1180. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  1181. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  1182. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  1183. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  1184. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  1185. #define ADC_SMPR2_SMP13_Pos (9U)
  1186. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  1187. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  1188. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  1189. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  1190. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  1191. #define ADC_SMPR2_SMP14_Pos (12U)
  1192. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  1193. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  1194. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  1195. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  1196. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  1197. #define ADC_SMPR2_SMP15_Pos (15U)
  1198. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  1199. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  1200. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  1201. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  1202. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  1203. #define ADC_SMPR2_SMP16_Pos (18U)
  1204. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  1205. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  1206. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  1207. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  1208. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  1209. #define ADC_SMPR2_SMP17_Pos (21U)
  1210. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  1211. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  1212. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  1213. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  1214. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  1215. #define ADC_SMPR2_SMP18_Pos (24U)
  1216. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  1217. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
  1218. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  1219. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  1220. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  1221. /******************** Bit definition for ADC_TR1 register *******************/
  1222. #define ADC_TR1_LT1_Pos (0U)
  1223. #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  1224. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  1225. #define ADC_TR1_LT1_0 (0x001UL << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
  1226. #define ADC_TR1_LT1_1 (0x002UL << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
  1227. #define ADC_TR1_LT1_2 (0x004UL << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
  1228. #define ADC_TR1_LT1_3 (0x008UL << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
  1229. #define ADC_TR1_LT1_4 (0x010UL << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
  1230. #define ADC_TR1_LT1_5 (0x020UL << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
  1231. #define ADC_TR1_LT1_6 (0x040UL << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
  1232. #define ADC_TR1_LT1_7 (0x080UL << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
  1233. #define ADC_TR1_LT1_8 (0x100UL << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
  1234. #define ADC_TR1_LT1_9 (0x200UL << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
  1235. #define ADC_TR1_LT1_10 (0x400UL << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
  1236. #define ADC_TR1_LT1_11 (0x800UL << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
  1237. #define ADC_TR1_HT1_Pos (16U)
  1238. #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  1239. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  1240. #define ADC_TR1_HT1_0 (0x001UL << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
  1241. #define ADC_TR1_HT1_1 (0x002UL << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
  1242. #define ADC_TR1_HT1_2 (0x004UL << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
  1243. #define ADC_TR1_HT1_3 (0x008UL << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
  1244. #define ADC_TR1_HT1_4 (0x010UL << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
  1245. #define ADC_TR1_HT1_5 (0x020UL << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
  1246. #define ADC_TR1_HT1_6 (0x040UL << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
  1247. #define ADC_TR1_HT1_7 (0x080UL << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
  1248. #define ADC_TR1_HT1_8 (0x100UL << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
  1249. #define ADC_TR1_HT1_9 (0x200UL << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
  1250. #define ADC_TR1_HT1_10 (0x400UL << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
  1251. #define ADC_TR1_HT1_11 (0x800UL << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
  1252. /******************** Bit definition for ADC_TR2 register *******************/
  1253. #define ADC_TR2_LT2_Pos (0U)
  1254. #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
  1255. #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  1256. #define ADC_TR2_LT2_0 (0x01UL << ADC_TR2_LT2_Pos) /*!< 0x00000001 */
  1257. #define ADC_TR2_LT2_1 (0x02UL << ADC_TR2_LT2_Pos) /*!< 0x00000002 */
  1258. #define ADC_TR2_LT2_2 (0x04UL << ADC_TR2_LT2_Pos) /*!< 0x00000004 */
  1259. #define ADC_TR2_LT2_3 (0x08UL << ADC_TR2_LT2_Pos) /*!< 0x00000008 */
  1260. #define ADC_TR2_LT2_4 (0x10UL << ADC_TR2_LT2_Pos) /*!< 0x00000010 */
  1261. #define ADC_TR2_LT2_5 (0x20UL << ADC_TR2_LT2_Pos) /*!< 0x00000020 */
  1262. #define ADC_TR2_LT2_6 (0x40UL << ADC_TR2_LT2_Pos) /*!< 0x00000040 */
  1263. #define ADC_TR2_LT2_7 (0x80UL << ADC_TR2_LT2_Pos) /*!< 0x00000080 */
  1264. #define ADC_TR2_HT2_Pos (16U)
  1265. #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
  1266. #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  1267. #define ADC_TR2_HT2_0 (0x01UL << ADC_TR2_HT2_Pos) /*!< 0x00010000 */
  1268. #define ADC_TR2_HT2_1 (0x02UL << ADC_TR2_HT2_Pos) /*!< 0x00020000 */
  1269. #define ADC_TR2_HT2_2 (0x04UL << ADC_TR2_HT2_Pos) /*!< 0x00040000 */
  1270. #define ADC_TR2_HT2_3 (0x08UL << ADC_TR2_HT2_Pos) /*!< 0x00080000 */
  1271. #define ADC_TR2_HT2_4 (0x10UL << ADC_TR2_HT2_Pos) /*!< 0x00100000 */
  1272. #define ADC_TR2_HT2_5 (0x20UL << ADC_TR2_HT2_Pos) /*!< 0x00200000 */
  1273. #define ADC_TR2_HT2_6 (0x40UL << ADC_TR2_HT2_Pos) /*!< 0x00400000 */
  1274. #define ADC_TR2_HT2_7 (0x80UL << ADC_TR2_HT2_Pos) /*!< 0x00800000 */
  1275. /******************** Bit definition for ADC_TR3 register *******************/
  1276. #define ADC_TR3_LT3_Pos (0U)
  1277. #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
  1278. #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1279. #define ADC_TR3_LT3_0 (0x01UL << ADC_TR3_LT3_Pos) /*!< 0x00000001 */
  1280. #define ADC_TR3_LT3_1 (0x02UL << ADC_TR3_LT3_Pos) /*!< 0x00000002 */
  1281. #define ADC_TR3_LT3_2 (0x04UL << ADC_TR3_LT3_Pos) /*!< 0x00000004 */
  1282. #define ADC_TR3_LT3_3 (0x08UL << ADC_TR3_LT3_Pos) /*!< 0x00000008 */
  1283. #define ADC_TR3_LT3_4 (0x10UL << ADC_TR3_LT3_Pos) /*!< 0x00000010 */
  1284. #define ADC_TR3_LT3_5 (0x20UL << ADC_TR3_LT3_Pos) /*!< 0x00000020 */
  1285. #define ADC_TR3_LT3_6 (0x40UL << ADC_TR3_LT3_Pos) /*!< 0x00000040 */
  1286. #define ADC_TR3_LT3_7 (0x80UL << ADC_TR3_LT3_Pos) /*!< 0x00000080 */
  1287. #define ADC_TR3_HT3_Pos (16U)
  1288. #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
  1289. #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1290. #define ADC_TR3_HT3_0 (0x01UL << ADC_TR3_HT3_Pos) /*!< 0x00010000 */
  1291. #define ADC_TR3_HT3_1 (0x02UL << ADC_TR3_HT3_Pos) /*!< 0x00020000 */
  1292. #define ADC_TR3_HT3_2 (0x04UL << ADC_TR3_HT3_Pos) /*!< 0x00040000 */
  1293. #define ADC_TR3_HT3_3 (0x08UL << ADC_TR3_HT3_Pos) /*!< 0x00080000 */
  1294. #define ADC_TR3_HT3_4 (0x10UL << ADC_TR3_HT3_Pos) /*!< 0x00100000 */
  1295. #define ADC_TR3_HT3_5 (0x20UL << ADC_TR3_HT3_Pos) /*!< 0x00200000 */
  1296. #define ADC_TR3_HT3_6 (0x40UL << ADC_TR3_HT3_Pos) /*!< 0x00400000 */
  1297. #define ADC_TR3_HT3_7 (0x80UL << ADC_TR3_HT3_Pos) /*!< 0x00800000 */
  1298. /******************** Bit definition for ADC_SQR1 register ******************/
  1299. #define ADC_SQR1_L_Pos (0U)
  1300. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  1301. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  1302. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  1303. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  1304. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  1305. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  1306. #define ADC_SQR1_SQ1_Pos (6U)
  1307. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  1308. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  1309. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  1310. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  1311. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  1312. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  1313. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  1314. #define ADC_SQR1_SQ2_Pos (12U)
  1315. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  1316. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  1317. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  1318. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  1319. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  1320. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  1321. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  1322. #define ADC_SQR1_SQ3_Pos (18U)
  1323. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  1324. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  1325. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  1326. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  1327. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  1328. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  1329. #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  1330. #define ADC_SQR1_SQ4_Pos (24U)
  1331. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  1332. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  1333. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  1334. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  1335. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  1336. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  1337. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  1338. /******************** Bit definition for ADC_SQR2 register ******************/
  1339. #define ADC_SQR2_SQ5_Pos (0U)
  1340. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  1341. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  1342. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  1343. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  1344. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  1345. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  1346. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  1347. #define ADC_SQR2_SQ6_Pos (6U)
  1348. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  1349. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  1350. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  1351. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  1352. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  1353. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  1354. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  1355. #define ADC_SQR2_SQ7_Pos (12U)
  1356. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  1357. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  1358. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  1359. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  1360. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  1361. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  1362. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  1363. #define ADC_SQR2_SQ8_Pos (18U)
  1364. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  1365. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  1366. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  1367. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  1368. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  1369. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  1370. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  1371. #define ADC_SQR2_SQ9_Pos (24U)
  1372. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  1373. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  1374. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  1375. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  1376. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  1377. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  1378. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  1379. /******************** Bit definition for ADC_SQR3 register ******************/
  1380. #define ADC_SQR3_SQ10_Pos (0U)
  1381. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  1382. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  1383. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  1384. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  1385. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  1386. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  1387. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  1388. #define ADC_SQR3_SQ11_Pos (6U)
  1389. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  1390. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
  1391. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  1392. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  1393. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  1394. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  1395. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  1396. #define ADC_SQR3_SQ12_Pos (12U)
  1397. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  1398. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  1399. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  1400. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  1401. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  1402. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  1403. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  1404. #define ADC_SQR3_SQ13_Pos (18U)
  1405. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  1406. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  1407. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  1408. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  1409. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  1410. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  1411. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  1412. #define ADC_SQR3_SQ14_Pos (24U)
  1413. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  1414. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  1415. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  1416. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  1417. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  1418. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  1419. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  1420. /******************** Bit definition for ADC_SQR4 register ******************/
  1421. #define ADC_SQR4_SQ15_Pos (0U)
  1422. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  1423. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  1424. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  1425. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  1426. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  1427. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  1428. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  1429. #define ADC_SQR4_SQ16_Pos (6U)
  1430. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  1431. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  1432. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  1433. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  1434. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  1435. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  1436. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  1437. /******************** Bit definition for ADC_DR register ********************/
  1438. #define ADC_DR_RDATA_Pos (0U)
  1439. #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
  1440. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
  1441. #define ADC_DR_RDATA_0 (0x0001UL << ADC_DR_RDATA_Pos) /*!< 0x00000001 */
  1442. #define ADC_DR_RDATA_1 (0x0002UL << ADC_DR_RDATA_Pos) /*!< 0x00000002 */
  1443. #define ADC_DR_RDATA_2 (0x0004UL << ADC_DR_RDATA_Pos) /*!< 0x00000004 */
  1444. #define ADC_DR_RDATA_3 (0x0008UL << ADC_DR_RDATA_Pos) /*!< 0x00000008 */
  1445. #define ADC_DR_RDATA_4 (0x0010UL << ADC_DR_RDATA_Pos) /*!< 0x00000010 */
  1446. #define ADC_DR_RDATA_5 (0x0020UL << ADC_DR_RDATA_Pos) /*!< 0x00000020 */
  1447. #define ADC_DR_RDATA_6 (0x0040UL << ADC_DR_RDATA_Pos) /*!< 0x00000040 */
  1448. #define ADC_DR_RDATA_7 (0x0080UL << ADC_DR_RDATA_Pos) /*!< 0x00000080 */
  1449. #define ADC_DR_RDATA_8 (0x0100UL << ADC_DR_RDATA_Pos) /*!< 0x00000100 */
  1450. #define ADC_DR_RDATA_9 (0x0200UL << ADC_DR_RDATA_Pos) /*!< 0x00000200 */
  1451. #define ADC_DR_RDATA_10 (0x0400UL << ADC_DR_RDATA_Pos) /*!< 0x00000400 */
  1452. #define ADC_DR_RDATA_11 (0x0800UL << ADC_DR_RDATA_Pos) /*!< 0x00000800 */
  1453. #define ADC_DR_RDATA_12 (0x1000UL << ADC_DR_RDATA_Pos) /*!< 0x00001000 */
  1454. #define ADC_DR_RDATA_13 (0x2000UL << ADC_DR_RDATA_Pos) /*!< 0x00002000 */
  1455. #define ADC_DR_RDATA_14 (0x4000UL << ADC_DR_RDATA_Pos) /*!< 0x00004000 */
  1456. #define ADC_DR_RDATA_15 (0x8000UL << ADC_DR_RDATA_Pos) /*!< 0x00008000 */
  1457. /******************** Bit definition for ADC_JSQR register ******************/
  1458. #define ADC_JSQR_JL_Pos (0U)
  1459. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  1460. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  1461. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  1462. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  1463. #define ADC_JSQR_JEXTSEL_Pos (2U)
  1464. #define ADC_JSQR_JEXTSEL_Msk (0xFUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */
  1465. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  1466. #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  1467. #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  1468. #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  1469. #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  1470. #define ADC_JSQR_JEXTEN_Pos (6U)
  1471. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */
  1472. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
  1473. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */
  1474. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  1475. #define ADC_JSQR_JSQ1_Pos (8U)
  1476. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */
  1477. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  1478. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */
  1479. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  1480. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  1481. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  1482. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  1483. #define ADC_JSQR_JSQ2_Pos (14U)
  1484. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
  1485. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  1486. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
  1487. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  1488. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  1489. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  1490. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  1491. #define ADC_JSQR_JSQ3_Pos (20U)
  1492. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */
  1493. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  1494. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */
  1495. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  1496. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  1497. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  1498. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  1499. #define ADC_JSQR_JSQ4_Pos (26U)
  1500. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */
  1501. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  1502. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */
  1503. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  1504. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  1505. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  1506. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  1507. /******************** Bit definition for ADC_OFR1 register ******************/
  1508. #define ADC_OFR1_OFFSET1_Pos (0U)
  1509. #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
  1510. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
  1511. #define ADC_OFR1_OFFSET1_0 (0x001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
  1512. #define ADC_OFR1_OFFSET1_1 (0x002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
  1513. #define ADC_OFR1_OFFSET1_2 (0x004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
  1514. #define ADC_OFR1_OFFSET1_3 (0x008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
  1515. #define ADC_OFR1_OFFSET1_4 (0x010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
  1516. #define ADC_OFR1_OFFSET1_5 (0x020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
  1517. #define ADC_OFR1_OFFSET1_6 (0x040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
  1518. #define ADC_OFR1_OFFSET1_7 (0x080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
  1519. #define ADC_OFR1_OFFSET1_8 (0x100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
  1520. #define ADC_OFR1_OFFSET1_9 (0x200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
  1521. #define ADC_OFR1_OFFSET1_10 (0x400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
  1522. #define ADC_OFR1_OFFSET1_11 (0x800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
  1523. #define ADC_OFR1_OFFSET1_CH_Pos (26U)
  1524. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  1525. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
  1526. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  1527. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  1528. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  1529. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  1530. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  1531. #define ADC_OFR1_OFFSET1_EN_Pos (31U)
  1532. #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
  1533. #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
  1534. /******************** Bit definition for ADC_OFR2 register ******************/
  1535. #define ADC_OFR2_OFFSET2_Pos (0U)
  1536. #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
  1537. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
  1538. #define ADC_OFR2_OFFSET2_0 (0x001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
  1539. #define ADC_OFR2_OFFSET2_1 (0x002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
  1540. #define ADC_OFR2_OFFSET2_2 (0x004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
  1541. #define ADC_OFR2_OFFSET2_3 (0x008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
  1542. #define ADC_OFR2_OFFSET2_4 (0x010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
  1543. #define ADC_OFR2_OFFSET2_5 (0x020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
  1544. #define ADC_OFR2_OFFSET2_6 (0x040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
  1545. #define ADC_OFR2_OFFSET2_7 (0x080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
  1546. #define ADC_OFR2_OFFSET2_8 (0x100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
  1547. #define ADC_OFR2_OFFSET2_9 (0x200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
  1548. #define ADC_OFR2_OFFSET2_10 (0x400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
  1549. #define ADC_OFR2_OFFSET2_11 (0x800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
  1550. #define ADC_OFR2_OFFSET2_CH_Pos (26U)
  1551. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  1552. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
  1553. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  1554. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  1555. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  1556. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  1557. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  1558. #define ADC_OFR2_OFFSET2_EN_Pos (31U)
  1559. #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
  1560. #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
  1561. /******************** Bit definition for ADC_OFR3 register ******************/
  1562. #define ADC_OFR3_OFFSET3_Pos (0U)
  1563. #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
  1564. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
  1565. #define ADC_OFR3_OFFSET3_0 (0x001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
  1566. #define ADC_OFR3_OFFSET3_1 (0x002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
  1567. #define ADC_OFR3_OFFSET3_2 (0x004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
  1568. #define ADC_OFR3_OFFSET3_3 (0x008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
  1569. #define ADC_OFR3_OFFSET3_4 (0x010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
  1570. #define ADC_OFR3_OFFSET3_5 (0x020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
  1571. #define ADC_OFR3_OFFSET3_6 (0x040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
  1572. #define ADC_OFR3_OFFSET3_7 (0x080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
  1573. #define ADC_OFR3_OFFSET3_8 (0x100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
  1574. #define ADC_OFR3_OFFSET3_9 (0x200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
  1575. #define ADC_OFR3_OFFSET3_10 (0x400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
  1576. #define ADC_OFR3_OFFSET3_11 (0x800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
  1577. #define ADC_OFR3_OFFSET3_CH_Pos (26U)
  1578. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  1579. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
  1580. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  1581. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  1582. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  1583. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  1584. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  1585. #define ADC_OFR3_OFFSET3_EN_Pos (31U)
  1586. #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
  1587. #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
  1588. /******************** Bit definition for ADC_OFR4 register ******************/
  1589. #define ADC_OFR4_OFFSET4_Pos (0U)
  1590. #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
  1591. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
  1592. #define ADC_OFR4_OFFSET4_0 (0x001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
  1593. #define ADC_OFR4_OFFSET4_1 (0x002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
  1594. #define ADC_OFR4_OFFSET4_2 (0x004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
  1595. #define ADC_OFR4_OFFSET4_3 (0x008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
  1596. #define ADC_OFR4_OFFSET4_4 (0x010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
  1597. #define ADC_OFR4_OFFSET4_5 (0x020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
  1598. #define ADC_OFR4_OFFSET4_6 (0x040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
  1599. #define ADC_OFR4_OFFSET4_7 (0x080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
  1600. #define ADC_OFR4_OFFSET4_8 (0x100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
  1601. #define ADC_OFR4_OFFSET4_9 (0x200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
  1602. #define ADC_OFR4_OFFSET4_10 (0x400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
  1603. #define ADC_OFR4_OFFSET4_11 (0x800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
  1604. #define ADC_OFR4_OFFSET4_CH_Pos (26U)
  1605. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  1606. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
  1607. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  1608. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  1609. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  1610. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  1611. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  1612. #define ADC_OFR4_OFFSET4_EN_Pos (31U)
  1613. #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
  1614. #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
  1615. /******************** Bit definition for ADC_JDR1 register ******************/
  1616. #define ADC_JDR1_JDATA_Pos (0U)
  1617. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1618. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  1619. #define ADC_JDR1_JDATA_0 (0x0001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
  1620. #define ADC_JDR1_JDATA_1 (0x0002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
  1621. #define ADC_JDR1_JDATA_2 (0x0004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
  1622. #define ADC_JDR1_JDATA_3 (0x0008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
  1623. #define ADC_JDR1_JDATA_4 (0x0010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
  1624. #define ADC_JDR1_JDATA_5 (0x0020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
  1625. #define ADC_JDR1_JDATA_6 (0x0040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
  1626. #define ADC_JDR1_JDATA_7 (0x0080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
  1627. #define ADC_JDR1_JDATA_8 (0x0100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
  1628. #define ADC_JDR1_JDATA_9 (0x0200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
  1629. #define ADC_JDR1_JDATA_10 (0x0400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
  1630. #define ADC_JDR1_JDATA_11 (0x0800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
  1631. #define ADC_JDR1_JDATA_12 (0x1000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
  1632. #define ADC_JDR1_JDATA_13 (0x2000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
  1633. #define ADC_JDR1_JDATA_14 (0x4000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
  1634. #define ADC_JDR1_JDATA_15 (0x8000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
  1635. /******************** Bit definition for ADC_JDR2 register ******************/
  1636. #define ADC_JDR2_JDATA_Pos (0U)
  1637. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1638. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  1639. #define ADC_JDR2_JDATA_0 (0x0001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
  1640. #define ADC_JDR2_JDATA_1 (0x0002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
  1641. #define ADC_JDR2_JDATA_2 (0x0004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
  1642. #define ADC_JDR2_JDATA_3 (0x0008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
  1643. #define ADC_JDR2_JDATA_4 (0x0010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
  1644. #define ADC_JDR2_JDATA_5 (0x0020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
  1645. #define ADC_JDR2_JDATA_6 (0x0040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
  1646. #define ADC_JDR2_JDATA_7 (0x0080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
  1647. #define ADC_JDR2_JDATA_8 (0x0100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
  1648. #define ADC_JDR2_JDATA_9 (0x0200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
  1649. #define ADC_JDR2_JDATA_10 (0x0400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
  1650. #define ADC_JDR2_JDATA_11 (0x0800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
  1651. #define ADC_JDR2_JDATA_12 (0x1000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
  1652. #define ADC_JDR2_JDATA_13 (0x2000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
  1653. #define ADC_JDR2_JDATA_14 (0x4000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
  1654. #define ADC_JDR2_JDATA_15 (0x8000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
  1655. /******************** Bit definition for ADC_JDR3 register ******************/
  1656. #define ADC_JDR3_JDATA_Pos (0U)
  1657. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1658. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  1659. #define ADC_JDR3_JDATA_0 (0x0001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
  1660. #define ADC_JDR3_JDATA_1 (0x0002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
  1661. #define ADC_JDR3_JDATA_2 (0x0004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
  1662. #define ADC_JDR3_JDATA_3 (0x0008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
  1663. #define ADC_JDR3_JDATA_4 (0x0010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
  1664. #define ADC_JDR3_JDATA_5 (0x0020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
  1665. #define ADC_JDR3_JDATA_6 (0x0040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
  1666. #define ADC_JDR3_JDATA_7 (0x0080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
  1667. #define ADC_JDR3_JDATA_8 (0x0100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
  1668. #define ADC_JDR3_JDATA_9 (0x0200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
  1669. #define ADC_JDR3_JDATA_10 (0x0400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
  1670. #define ADC_JDR3_JDATA_11 (0x0800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
  1671. #define ADC_JDR3_JDATA_12 (0x1000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
  1672. #define ADC_JDR3_JDATA_13 (0x2000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
  1673. #define ADC_JDR3_JDATA_14 (0x4000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
  1674. #define ADC_JDR3_JDATA_15 (0x8000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
  1675. /******************** Bit definition for ADC_JDR4 register ******************/
  1676. #define ADC_JDR4_JDATA_Pos (0U)
  1677. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1678. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  1679. #define ADC_JDR4_JDATA_0 (0x0001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
  1680. #define ADC_JDR4_JDATA_1 (0x0002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
  1681. #define ADC_JDR4_JDATA_2 (0x0004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
  1682. #define ADC_JDR4_JDATA_3 (0x0008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
  1683. #define ADC_JDR4_JDATA_4 (0x0010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
  1684. #define ADC_JDR4_JDATA_5 (0x0020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
  1685. #define ADC_JDR4_JDATA_6 (0x0040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
  1686. #define ADC_JDR4_JDATA_7 (0x0080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
  1687. #define ADC_JDR4_JDATA_8 (0x0100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
  1688. #define ADC_JDR4_JDATA_9 (0x0200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
  1689. #define ADC_JDR4_JDATA_10 (0x0400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
  1690. #define ADC_JDR4_JDATA_11 (0x0800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
  1691. #define ADC_JDR4_JDATA_12 (0x1000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
  1692. #define ADC_JDR4_JDATA_13 (0x2000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
  1693. #define ADC_JDR4_JDATA_14 (0x4000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
  1694. #define ADC_JDR4_JDATA_15 (0x8000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
  1695. /******************** Bit definition for ADC_AWD2CR register ****************/
  1696. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  1697. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  1698. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  1699. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  1700. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  1701. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  1702. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  1703. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  1704. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  1705. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  1706. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  1707. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  1708. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  1709. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  1710. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  1711. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  1712. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  1713. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  1714. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  1715. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  1716. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  1717. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  1718. /******************** Bit definition for ADC_AWD3CR register ****************/
  1719. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  1720. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  1721. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  1722. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  1723. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  1724. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  1725. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  1726. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  1727. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  1728. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  1729. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  1730. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  1731. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  1732. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  1733. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  1734. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  1735. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  1736. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  1737. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  1738. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  1739. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  1740. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  1741. /******************** Bit definition for ADC_DIFSEL register ****************/
  1742. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  1743. #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
  1744. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
  1745. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  1746. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  1747. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  1748. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  1749. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  1750. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  1751. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  1752. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  1753. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  1754. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  1755. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  1756. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  1757. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  1758. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  1759. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  1760. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  1761. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  1762. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  1763. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  1764. /******************** Bit definition for ADC_CALFACT register ***************/
  1765. #define ADC_CALFACT_CALFACT_S_Pos (0U)
  1766. #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
  1767. #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
  1768. #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
  1769. #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
  1770. #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
  1771. #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
  1772. #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
  1773. #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
  1774. #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */
  1775. #define ADC_CALFACT_CALFACT_D_Pos (16U)
  1776. #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
  1777. #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
  1778. #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
  1779. #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
  1780. #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
  1781. #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
  1782. #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
  1783. #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
  1784. #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */
  1785. /************************* ADC Common registers *****************************/
  1786. /******************** Bit definition for ADC_CSR register *******************/
  1787. #define ADC_CSR_ADRDY_MST_Pos (0U)
  1788. #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
  1789. #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< ADC multimode master ready flag */
  1790. #define ADC_CSR_EOSMP_MST_Pos (1U)
  1791. #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
  1792. #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< ADC multimode master group regular end of sampling flag */
  1793. #define ADC_CSR_EOC_MST_Pos (2U)
  1794. #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
  1795. #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< ADC multimode master group regular end of unitary conversion flag */
  1796. #define ADC_CSR_EOS_MST_Pos (3U)
  1797. #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
  1798. #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< ADC multimode master group regular end of sequence conversions flag */
  1799. #define ADC_CSR_OVR_MST_Pos (4U)
  1800. #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
  1801. #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< ADC multimode master group regular overrun flag */
  1802. #define ADC_CSR_JEOC_MST_Pos (5U)
  1803. #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
  1804. #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< ADC multimode master group injected end of unitary conversion flag */
  1805. #define ADC_CSR_JEOS_MST_Pos (6U)
  1806. #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
  1807. #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< ADC multimode master group injected end of sequence conversions flag */
  1808. #define ADC_CSR_AWD1_MST_Pos (7U)
  1809. #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
  1810. #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< ADC multimode master analog watchdog 1 flag */
  1811. #define ADC_CSR_AWD2_MST_Pos (8U)
  1812. #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
  1813. #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< ADC multimode master analog watchdog 2 flag */
  1814. #define ADC_CSR_AWD3_MST_Pos (9U)
  1815. #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
  1816. #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< ADC multimode master analog watchdog 3 flag */
  1817. #define ADC_CSR_JQOVF_MST_Pos (10U)
  1818. #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
  1819. #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< ADC multimode master group injected contexts queue overflow flag */
  1820. #define ADC_CSR_ADRDY_SLV_Pos (16U)
  1821. #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
  1822. #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< ADC multimode slave ready flag */
  1823. #define ADC_CSR_EOSMP_SLV_Pos (17U)
  1824. #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
  1825. #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< ADC multimode slave group regular end of sampling flag */
  1826. #define ADC_CSR_EOC_SLV_Pos (18U)
  1827. #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
  1828. #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< ADC multimode slave group regular end of unitary conversion flag */
  1829. #define ADC_CSR_EOS_SLV_Pos (19U)
  1830. #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
  1831. #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< ADC multimode slave group regular end of sequence conversions flag */
  1832. #define ADC_CSR_OVR_SLV_Pos (20U)
  1833. #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
  1834. #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< ADC multimode slave group regular overrun flag */
  1835. #define ADC_CSR_JEOC_SLV_Pos (21U)
  1836. #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
  1837. #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< ADC multimode slave group injected end of unitary conversion flag */
  1838. #define ADC_CSR_JEOS_SLV_Pos (22U)
  1839. #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
  1840. #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< ADC multimode slave group injected end of sequence conversions flag */
  1841. #define ADC_CSR_AWD1_SLV_Pos (23U)
  1842. #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
  1843. #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< ADC multimode slave analog watchdog 1 flag */
  1844. #define ADC_CSR_AWD2_SLV_Pos (24U)
  1845. #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
  1846. #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< ADC multimode slave analog watchdog 2 flag */
  1847. #define ADC_CSR_AWD3_SLV_Pos (25U)
  1848. #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
  1849. #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< ADC multimode slave analog watchdog 3 flag */
  1850. #define ADC_CSR_JQOVF_SLV_Pos (26U)
  1851. #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
  1852. #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< ADC multimode slave group injected contexts queue overflow flag */
  1853. /******************** Bit definition for ADC_CCR register *******************/
  1854. #define ADC_CCR_DUAL_Pos (0U)
  1855. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  1856. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */
  1857. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  1858. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  1859. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  1860. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  1861. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  1862. #define ADC_CCR_DELAY_Pos (8U)
  1863. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1864. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */
  1865. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1866. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  1867. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  1868. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  1869. #define ADC_CCR_DMACFG_Pos (13U)
  1870. #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */
  1871. #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */
  1872. #define ADC_CCR_MDMA_Pos (14U)
  1873. #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */
  1874. #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */
  1875. #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */
  1876. #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */
  1877. #define ADC_CCR_CKMODE_Pos (16U)
  1878. #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
  1879. #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
  1880. #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
  1881. #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
  1882. #define ADC_CCR_PRESC_Pos (18U)
  1883. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  1884. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  1885. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  1886. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  1887. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  1888. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  1889. #define ADC_CCR_VREFEN_Pos (22U)
  1890. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  1891. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  1892. #define ADC_CCR_TSEN_Pos (23U)
  1893. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  1894. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  1895. #define ADC_CCR_VBATEN_Pos (24U)
  1896. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  1897. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  1898. /******************** Bit definition for ADC_CDR register *******************/
  1899. #define ADC_CDR_RDATA_MST_Pos (0U)
  1900. #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
  1901. #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
  1902. #define ADC_CDR_RDATA_MST_0 (0x0001UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000001 */
  1903. #define ADC_CDR_RDATA_MST_1 (0x0002UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000002 */
  1904. #define ADC_CDR_RDATA_MST_2 (0x0004UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000004 */
  1905. #define ADC_CDR_RDATA_MST_3 (0x0008UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000008 */
  1906. #define ADC_CDR_RDATA_MST_4 (0x0010UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000010 */
  1907. #define ADC_CDR_RDATA_MST_5 (0x0020UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000020 */
  1908. #define ADC_CDR_RDATA_MST_6 (0x0040UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000040 */
  1909. #define ADC_CDR_RDATA_MST_7 (0x0080UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000080 */
  1910. #define ADC_CDR_RDATA_MST_8 (0x0100UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000100 */
  1911. #define ADC_CDR_RDATA_MST_9 (0x0200UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000200 */
  1912. #define ADC_CDR_RDATA_MST_10 (0x0400UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000400 */
  1913. #define ADC_CDR_RDATA_MST_11 (0x0800UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000800 */
  1914. #define ADC_CDR_RDATA_MST_12 (0x1000UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00001000 */
  1915. #define ADC_CDR_RDATA_MST_13 (0x2000UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00002000 */
  1916. #define ADC_CDR_RDATA_MST_14 (0x4000UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00004000 */
  1917. #define ADC_CDR_RDATA_MST_15 (0x8000UL << ADC_CDR_RDATA_MST_Pos) /*!< 0x00008000 */
  1918. #define ADC_CDR_RDATA_SLV_Pos (16U)
  1919. #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
  1920. #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
  1921. #define ADC_CDR_RDATA_SLV_0 (0x0001UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00010000 */
  1922. #define ADC_CDR_RDATA_SLV_1 (0x0002UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00020000 */
  1923. #define ADC_CDR_RDATA_SLV_2 (0x0004UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00040000 */
  1924. #define ADC_CDR_RDATA_SLV_3 (0x0008UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00080000 */
  1925. #define ADC_CDR_RDATA_SLV_4 (0x0010UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00100000 */
  1926. #define ADC_CDR_RDATA_SLV_5 (0x0020UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00200000 */
  1927. #define ADC_CDR_RDATA_SLV_6 (0x0040UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00400000 */
  1928. #define ADC_CDR_RDATA_SLV_7 (0x0080UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00800000 */
  1929. #define ADC_CDR_RDATA_SLV_8 (0x0100UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x01000000 */
  1930. #define ADC_CDR_RDATA_SLV_9 (0x0200UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x02000000 */
  1931. #define ADC_CDR_RDATA_SLV_10 (0x0400UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x04000000 */
  1932. #define ADC_CDR_RDATA_SLV_11 (0x0800UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x08000000 */
  1933. #define ADC_CDR_RDATA_SLV_12 (0x1000UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x10000000 */
  1934. #define ADC_CDR_RDATA_SLV_13 (0x2000UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x20000000 */
  1935. #define ADC_CDR_RDATA_SLV_14 (0x4000UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x40000000 */
  1936. #define ADC_CDR_RDATA_SLV_15 (0x8000UL << ADC_CDR_RDATA_SLV_Pos) /*!< 0x80000000 */
  1937. /******************************************************************************/
  1938. /* */
  1939. /* CRC calculation unit */
  1940. /* */
  1941. /******************************************************************************/
  1942. /******************* Bit definition for CRC_DR register *********************/
  1943. #define CRC_DR_DR_Pos (0U)
  1944. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1945. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1946. /******************* Bit definition for CRC_IDR register ********************/
  1947. #define CRC_IDR_IDR_Pos (0U)
  1948. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  1949. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  1950. /******************** Bit definition for CRC_CR register ********************/
  1951. #define CRC_CR_RESET_Pos (0U)
  1952. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1953. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1954. #define CRC_CR_POLYSIZE_Pos (3U)
  1955. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1956. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1957. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1958. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1959. #define CRC_CR_REV_IN_Pos (5U)
  1960. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1961. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1962. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1963. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1964. #define CRC_CR_REV_OUT_Pos (7U)
  1965. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1966. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1967. /******************* Bit definition for CRC_INIT register *******************/
  1968. #define CRC_INIT_INIT_Pos (0U)
  1969. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1970. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1971. /******************* Bit definition for CRC_POL register ********************/
  1972. #define CRC_POL_POL_Pos (0U)
  1973. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1974. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1975. /******************************************************************************/
  1976. /* */
  1977. /* CRS Clock Recovery System */
  1978. /******************************************************************************/
  1979. /******************* Bit definition for CRS_CR register *********************/
  1980. #define CRS_CR_SYNCOKIE_Pos (0U)
  1981. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  1982. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  1983. #define CRS_CR_SYNCWARNIE_Pos (1U)
  1984. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  1985. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  1986. #define CRS_CR_ERRIE_Pos (2U)
  1987. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  1988. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  1989. #define CRS_CR_ESYNCIE_Pos (3U)
  1990. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  1991. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  1992. #define CRS_CR_CEN_Pos (5U)
  1993. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  1994. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  1995. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  1996. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  1997. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  1998. #define CRS_CR_SWSYNC_Pos (7U)
  1999. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  2000. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  2001. #define CRS_CR_TRIM_Pos (8U)
  2002. #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */
  2003. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  2004. /******************* Bit definition for CRS_CFGR register *********************/
  2005. #define CRS_CFGR_RELOAD_Pos (0U)
  2006. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  2007. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  2008. #define CRS_CFGR_FELIM_Pos (16U)
  2009. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  2010. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  2011. #define CRS_CFGR_SYNCDIV_Pos (24U)
  2012. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  2013. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  2014. #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  2015. #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  2016. #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  2017. #define CRS_CFGR_SYNCSRC_Pos (28U)
  2018. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  2019. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  2020. #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  2021. #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  2022. #define CRS_CFGR_SYNCPOL_Pos (31U)
  2023. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  2024. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  2025. /******************* Bit definition for CRS_ISR register *********************/
  2026. #define CRS_ISR_SYNCOKF_Pos (0U)
  2027. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  2028. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  2029. #define CRS_ISR_SYNCWARNF_Pos (1U)
  2030. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  2031. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  2032. #define CRS_ISR_ERRF_Pos (2U)
  2033. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  2034. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  2035. #define CRS_ISR_ESYNCF_Pos (3U)
  2036. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  2037. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  2038. #define CRS_ISR_SYNCERR_Pos (8U)
  2039. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  2040. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  2041. #define CRS_ISR_SYNCMISS_Pos (9U)
  2042. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  2043. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  2044. #define CRS_ISR_TRIMOVF_Pos (10U)
  2045. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  2046. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  2047. #define CRS_ISR_FEDIR_Pos (15U)
  2048. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  2049. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  2050. #define CRS_ISR_FECAP_Pos (16U)
  2051. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  2052. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  2053. /******************* Bit definition for CRS_ICR register *********************/
  2054. #define CRS_ICR_SYNCOKC_Pos (0U)
  2055. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  2056. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  2057. #define CRS_ICR_SYNCWARNC_Pos (1U)
  2058. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  2059. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  2060. #define CRS_ICR_ERRC_Pos (2U)
  2061. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  2062. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  2063. #define CRS_ICR_ESYNCC_Pos (3U)
  2064. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  2065. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  2066. /******************************************************************************/
  2067. /* */
  2068. /* DMA Controller (DMA) */
  2069. /* */
  2070. /******************************************************************************/
  2071. /******************* Bit definition for DMA_ISR register ********************/
  2072. #define DMA_ISR_GIF1_Pos (0U)
  2073. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  2074. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  2075. #define DMA_ISR_TCIF1_Pos (1U)
  2076. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  2077. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  2078. #define DMA_ISR_HTIF1_Pos (2U)
  2079. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  2080. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  2081. #define DMA_ISR_TEIF1_Pos (3U)
  2082. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  2083. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  2084. #define DMA_ISR_GIF2_Pos (4U)
  2085. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  2086. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  2087. #define DMA_ISR_TCIF2_Pos (5U)
  2088. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  2089. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  2090. #define DMA_ISR_HTIF2_Pos (6U)
  2091. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  2092. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  2093. #define DMA_ISR_TEIF2_Pos (7U)
  2094. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  2095. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  2096. #define DMA_ISR_GIF3_Pos (8U)
  2097. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  2098. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  2099. #define DMA_ISR_TCIF3_Pos (9U)
  2100. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  2101. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  2102. #define DMA_ISR_HTIF3_Pos (10U)
  2103. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  2104. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  2105. #define DMA_ISR_TEIF3_Pos (11U)
  2106. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  2107. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  2108. #define DMA_ISR_GIF4_Pos (12U)
  2109. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  2110. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  2111. #define DMA_ISR_TCIF4_Pos (13U)
  2112. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  2113. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  2114. #define DMA_ISR_HTIF4_Pos (14U)
  2115. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  2116. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  2117. #define DMA_ISR_TEIF4_Pos (15U)
  2118. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  2119. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  2120. #define DMA_ISR_GIF5_Pos (16U)
  2121. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  2122. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  2123. #define DMA_ISR_TCIF5_Pos (17U)
  2124. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  2125. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  2126. #define DMA_ISR_HTIF5_Pos (18U)
  2127. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  2128. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  2129. #define DMA_ISR_TEIF5_Pos (19U)
  2130. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  2131. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  2132. #define DMA_ISR_GIF6_Pos (20U)
  2133. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  2134. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  2135. #define DMA_ISR_TCIF6_Pos (21U)
  2136. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  2137. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  2138. #define DMA_ISR_HTIF6_Pos (22U)
  2139. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  2140. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  2141. #define DMA_ISR_TEIF6_Pos (23U)
  2142. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  2143. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  2144. #define DMA_ISR_GIF7_Pos (24U)
  2145. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  2146. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  2147. #define DMA_ISR_TCIF7_Pos (25U)
  2148. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  2149. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  2150. #define DMA_ISR_HTIF7_Pos (26U)
  2151. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  2152. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  2153. #define DMA_ISR_TEIF7_Pos (27U)
  2154. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  2155. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  2156. /******************* Bit definition for DMA_IFCR register *******************/
  2157. #define DMA_IFCR_CGIF1_Pos (0U)
  2158. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  2159. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
  2160. #define DMA_IFCR_CTCIF1_Pos (1U)
  2161. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  2162. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  2163. #define DMA_IFCR_CHTIF1_Pos (2U)
  2164. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  2165. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  2166. #define DMA_IFCR_CTEIF1_Pos (3U)
  2167. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  2168. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  2169. #define DMA_IFCR_CGIF2_Pos (4U)
  2170. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  2171. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  2172. #define DMA_IFCR_CTCIF2_Pos (5U)
  2173. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  2174. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  2175. #define DMA_IFCR_CHTIF2_Pos (6U)
  2176. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  2177. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  2178. #define DMA_IFCR_CTEIF2_Pos (7U)
  2179. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  2180. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  2181. #define DMA_IFCR_CGIF3_Pos (8U)
  2182. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  2183. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  2184. #define DMA_IFCR_CTCIF3_Pos (9U)
  2185. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  2186. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  2187. #define DMA_IFCR_CHTIF3_Pos (10U)
  2188. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  2189. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  2190. #define DMA_IFCR_CTEIF3_Pos (11U)
  2191. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  2192. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  2193. #define DMA_IFCR_CGIF4_Pos (12U)
  2194. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  2195. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  2196. #define DMA_IFCR_CTCIF4_Pos (13U)
  2197. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  2198. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  2199. #define DMA_IFCR_CHTIF4_Pos (14U)
  2200. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  2201. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  2202. #define DMA_IFCR_CTEIF4_Pos (15U)
  2203. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  2204. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  2205. #define DMA_IFCR_CGIF5_Pos (16U)
  2206. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  2207. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  2208. #define DMA_IFCR_CTCIF5_Pos (17U)
  2209. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  2210. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  2211. #define DMA_IFCR_CHTIF5_Pos (18U)
  2212. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  2213. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  2214. #define DMA_IFCR_CTEIF5_Pos (19U)
  2215. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  2216. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  2217. #define DMA_IFCR_CGIF6_Pos (20U)
  2218. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  2219. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  2220. #define DMA_IFCR_CTCIF6_Pos (21U)
  2221. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  2222. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  2223. #define DMA_IFCR_CHTIF6_Pos (22U)
  2224. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  2225. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  2226. #define DMA_IFCR_CTEIF6_Pos (23U)
  2227. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  2228. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  2229. #define DMA_IFCR_CGIF7_Pos (24U)
  2230. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  2231. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  2232. #define DMA_IFCR_CTCIF7_Pos (25U)
  2233. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  2234. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  2235. #define DMA_IFCR_CHTIF7_Pos (26U)
  2236. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  2237. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  2238. #define DMA_IFCR_CTEIF7_Pos (27U)
  2239. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  2240. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  2241. /******************* Bit definition for DMA_CCR register ********************/
  2242. #define DMA_CCR_EN_Pos (0U)
  2243. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  2244. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  2245. #define DMA_CCR_TCIE_Pos (1U)
  2246. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  2247. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  2248. #define DMA_CCR_HTIE_Pos (2U)
  2249. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  2250. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  2251. #define DMA_CCR_TEIE_Pos (3U)
  2252. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  2253. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  2254. #define DMA_CCR_DIR_Pos (4U)
  2255. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  2256. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  2257. #define DMA_CCR_CIRC_Pos (5U)
  2258. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  2259. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  2260. #define DMA_CCR_PINC_Pos (6U)
  2261. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  2262. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  2263. #define DMA_CCR_MINC_Pos (7U)
  2264. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  2265. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  2266. #define DMA_CCR_PSIZE_Pos (8U)
  2267. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  2268. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  2269. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  2270. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  2271. #define DMA_CCR_MSIZE_Pos (10U)
  2272. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  2273. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  2274. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  2275. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  2276. #define DMA_CCR_PL_Pos (12U)
  2277. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  2278. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  2279. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  2280. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  2281. #define DMA_CCR_MEM2MEM_Pos (14U)
  2282. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  2283. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  2284. /****************** Bit definition for DMA_CNDTR register *******************/
  2285. #define DMA_CNDTR_NDT_Pos (0U)
  2286. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  2287. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  2288. /****************** Bit definition for DMA_CPAR register ********************/
  2289. #define DMA_CPAR_PA_Pos (0U)
  2290. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  2291. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  2292. /****************** Bit definition for DMA_CMAR register ********************/
  2293. #define DMA_CMAR_MA_Pos (0U)
  2294. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  2295. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  2296. /******************* Bit definition for DMA_CSELR register *******************/
  2297. #define DMA_CSELR_C1S_Pos (0U)
  2298. #define DMA_CSELR_C1S_Msk (0xFUL << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
  2299. #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
  2300. #define DMA_CSELR_C2S_Pos (4U)
  2301. #define DMA_CSELR_C2S_Msk (0xFUL << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
  2302. #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
  2303. #define DMA_CSELR_C3S_Pos (8U)
  2304. #define DMA_CSELR_C3S_Msk (0xFUL << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
  2305. #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
  2306. #define DMA_CSELR_C4S_Pos (12U)
  2307. #define DMA_CSELR_C4S_Msk (0xFUL << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
  2308. #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
  2309. #define DMA_CSELR_C5S_Pos (16U)
  2310. #define DMA_CSELR_C5S_Msk (0xFUL << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
  2311. #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
  2312. #define DMA_CSELR_C6S_Pos (20U)
  2313. #define DMA_CSELR_C6S_Msk (0xFUL << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
  2314. #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
  2315. #define DMA_CSELR_C7S_Pos (24U)
  2316. #define DMA_CSELR_C7S_Msk (0xFUL << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
  2317. #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
  2318. /******************************************************************************/
  2319. /* */
  2320. /* External Interrupt/Event Controller */
  2321. /* */
  2322. /******************************************************************************/
  2323. /******************* Bit definition for EXTI_IMR1 register ******************/
  2324. #define EXTI_IMR1_IM0_Pos (0U)
  2325. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  2326. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  2327. #define EXTI_IMR1_IM1_Pos (1U)
  2328. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  2329. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  2330. #define EXTI_IMR1_IM2_Pos (2U)
  2331. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  2332. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  2333. #define EXTI_IMR1_IM3_Pos (3U)
  2334. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  2335. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  2336. #define EXTI_IMR1_IM4_Pos (4U)
  2337. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  2338. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  2339. #define EXTI_IMR1_IM5_Pos (5U)
  2340. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  2341. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  2342. #define EXTI_IMR1_IM6_Pos (6U)
  2343. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  2344. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  2345. #define EXTI_IMR1_IM7_Pos (7U)
  2346. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  2347. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  2348. #define EXTI_IMR1_IM8_Pos (8U)
  2349. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  2350. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  2351. #define EXTI_IMR1_IM9_Pos (9U)
  2352. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  2353. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  2354. #define EXTI_IMR1_IM10_Pos (10U)
  2355. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  2356. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  2357. #define EXTI_IMR1_IM11_Pos (11U)
  2358. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  2359. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  2360. #define EXTI_IMR1_IM12_Pos (12U)
  2361. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  2362. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  2363. #define EXTI_IMR1_IM13_Pos (13U)
  2364. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  2365. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  2366. #define EXTI_IMR1_IM14_Pos (14U)
  2367. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  2368. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  2369. #define EXTI_IMR1_IM15_Pos (15U)
  2370. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  2371. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  2372. #define EXTI_IMR1_IM16_Pos (16U)
  2373. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  2374. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  2375. #define EXTI_IMR1_IM17_Pos (17U)
  2376. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  2377. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  2378. #define EXTI_IMR1_IM18_Pos (18U)
  2379. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  2380. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  2381. #define EXTI_IMR1_IM19_Pos (19U)
  2382. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  2383. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  2384. #define EXTI_IMR1_IM20_Pos (20U)
  2385. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  2386. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  2387. #define EXTI_IMR1_IM21_Pos (21U)
  2388. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  2389. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  2390. #define EXTI_IMR1_IM23_Pos (23U)
  2391. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  2392. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  2393. #define EXTI_IMR1_IM24_Pos (24U)
  2394. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  2395. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  2396. #define EXTI_IMR1_IM25_Pos (25U)
  2397. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  2398. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  2399. #define EXTI_IMR1_IM26_Pos (26U)
  2400. #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
  2401. #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
  2402. #define EXTI_IMR1_IM27_Pos (27U)
  2403. #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
  2404. #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
  2405. #define EXTI_IMR1_IM28_Pos (28U)
  2406. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  2407. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
  2408. #define EXTI_IMR1_IM29_Pos (29U)
  2409. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  2410. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
  2411. #define EXTI_IMR1_IM30_Pos (30U)
  2412. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  2413. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
  2414. #define EXTI_IMR1_IM31_Pos (31U)
  2415. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  2416. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
  2417. #define EXTI_IMR1_IM_Pos (0U)
  2418. #define EXTI_IMR1_IM_Msk (0x9FFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0x9FFFFFFF */
  2419. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
  2420. /******************* Bit definition for EXTI_EMR1 register ******************/
  2421. #define EXTI_EMR1_EM0_Pos (0U)
  2422. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  2423. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  2424. #define EXTI_EMR1_EM1_Pos (1U)
  2425. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  2426. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  2427. #define EXTI_EMR1_EM2_Pos (2U)
  2428. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  2429. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  2430. #define EXTI_EMR1_EM3_Pos (3U)
  2431. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  2432. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  2433. #define EXTI_EMR1_EM4_Pos (4U)
  2434. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  2435. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  2436. #define EXTI_EMR1_EM5_Pos (5U)
  2437. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  2438. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  2439. #define EXTI_EMR1_EM6_Pos (6U)
  2440. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  2441. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  2442. #define EXTI_EMR1_EM7_Pos (7U)
  2443. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  2444. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  2445. #define EXTI_EMR1_EM8_Pos (8U)
  2446. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  2447. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  2448. #define EXTI_EMR1_EM9_Pos (9U)
  2449. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  2450. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  2451. #define EXTI_EMR1_EM10_Pos (10U)
  2452. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  2453. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  2454. #define EXTI_EMR1_EM11_Pos (11U)
  2455. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  2456. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  2457. #define EXTI_EMR1_EM12_Pos (12U)
  2458. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  2459. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  2460. #define EXTI_EMR1_EM13_Pos (13U)
  2461. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  2462. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  2463. #define EXTI_EMR1_EM14_Pos (14U)
  2464. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  2465. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  2466. #define EXTI_EMR1_EM15_Pos (15U)
  2467. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  2468. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  2469. #define EXTI_EMR1_EM16_Pos (16U)
  2470. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  2471. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  2472. #define EXTI_EMR1_EM17_Pos (17U)
  2473. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  2474. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  2475. #define EXTI_EMR1_EM18_Pos (18U)
  2476. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  2477. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  2478. #define EXTI_EMR1_EM19_Pos (19U)
  2479. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  2480. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  2481. #define EXTI_EMR1_EM20_Pos (20U)
  2482. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  2483. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
  2484. #define EXTI_EMR1_EM21_Pos (21U)
  2485. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  2486. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  2487. #define EXTI_EMR1_EM23_Pos (23U)
  2488. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  2489. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  2490. #define EXTI_EMR1_EM24_Pos (24U)
  2491. #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
  2492. #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
  2493. #define EXTI_EMR1_EM25_Pos (25U)
  2494. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  2495. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  2496. #define EXTI_EMR1_EM26_Pos (26U)
  2497. #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
  2498. #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
  2499. #define EXTI_EMR1_EM27_Pos (27U)
  2500. #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
  2501. #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
  2502. #define EXTI_EMR1_EM28_Pos (28U)
  2503. #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
  2504. #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
  2505. #define EXTI_EMR1_EM31_Pos (31U)
  2506. #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
  2507. #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
  2508. /****************** Bit definition for EXTI_RTSR1 register ******************/
  2509. #define EXTI_RTSR1_RT0_Pos (0U)
  2510. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  2511. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  2512. #define EXTI_RTSR1_RT1_Pos (1U)
  2513. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  2514. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  2515. #define EXTI_RTSR1_RT2_Pos (2U)
  2516. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  2517. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  2518. #define EXTI_RTSR1_RT3_Pos (3U)
  2519. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  2520. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  2521. #define EXTI_RTSR1_RT4_Pos (4U)
  2522. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  2523. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  2524. #define EXTI_RTSR1_RT5_Pos (5U)
  2525. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  2526. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2527. #define EXTI_RTSR1_RT6_Pos (6U)
  2528. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  2529. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2530. #define EXTI_RTSR1_RT7_Pos (7U)
  2531. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  2532. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2533. #define EXTI_RTSR1_RT8_Pos (8U)
  2534. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  2535. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2536. #define EXTI_RTSR1_RT9_Pos (9U)
  2537. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  2538. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2539. #define EXTI_RTSR1_RT10_Pos (10U)
  2540. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  2541. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2542. #define EXTI_RTSR1_RT11_Pos (11U)
  2543. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  2544. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2545. #define EXTI_RTSR1_RT12_Pos (12U)
  2546. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  2547. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2548. #define EXTI_RTSR1_RT13_Pos (13U)
  2549. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  2550. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2551. #define EXTI_RTSR1_RT14_Pos (14U)
  2552. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  2553. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2554. #define EXTI_RTSR1_RT15_Pos (15U)
  2555. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  2556. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2557. #define EXTI_RTSR1_RT16_Pos (16U)
  2558. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  2559. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2560. #define EXTI_RTSR1_RT18_Pos (18U)
  2561. #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
  2562. #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */
  2563. #define EXTI_RTSR1_RT19_Pos (19U)
  2564. #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
  2565. #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  2566. #define EXTI_RTSR1_RT20_Pos (20U)
  2567. #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
  2568. #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  2569. #define EXTI_RTSR1_RT21_Pos (21U)
  2570. #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
  2571. #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  2572. /****************** Bit definition for EXTI_FTSR1 register ******************/
  2573. #define EXTI_FTSR1_FT0_Pos (0U)
  2574. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  2575. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2576. #define EXTI_FTSR1_FT1_Pos (1U)
  2577. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  2578. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2579. #define EXTI_FTSR1_FT2_Pos (2U)
  2580. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  2581. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2582. #define EXTI_FTSR1_FT3_Pos (3U)
  2583. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  2584. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2585. #define EXTI_FTSR1_FT4_Pos (4U)
  2586. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  2587. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2588. #define EXTI_FTSR1_FT5_Pos (5U)
  2589. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  2590. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2591. #define EXTI_FTSR1_FT6_Pos (6U)
  2592. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  2593. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2594. #define EXTI_FTSR1_FT7_Pos (7U)
  2595. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  2596. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2597. #define EXTI_FTSR1_FT8_Pos (8U)
  2598. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  2599. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2600. #define EXTI_FTSR1_FT9_Pos (9U)
  2601. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  2602. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2603. #define EXTI_FTSR1_FT10_Pos (10U)
  2604. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  2605. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2606. #define EXTI_FTSR1_FT11_Pos (11U)
  2607. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  2608. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2609. #define EXTI_FTSR1_FT12_Pos (12U)
  2610. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  2611. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2612. #define EXTI_FTSR1_FT13_Pos (13U)
  2613. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  2614. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2615. #define EXTI_FTSR1_FT14_Pos (14U)
  2616. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  2617. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2618. #define EXTI_FTSR1_FT15_Pos (15U)
  2619. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  2620. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2621. #define EXTI_FTSR1_FT16_Pos (16U)
  2622. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  2623. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2624. #define EXTI_FTSR1_FT18_Pos (18U)
  2625. #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
  2626. #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */
  2627. #define EXTI_FTSR1_FT19_Pos (19U)
  2628. #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
  2629. #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2630. #define EXTI_FTSR1_FT20_Pos (20U)
  2631. #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
  2632. #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2633. #define EXTI_FTSR1_FT21_Pos (21U)
  2634. #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
  2635. #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2636. /****************** Bit definition for EXTI_SWIER1 register *****************/
  2637. #define EXTI_SWIER1_SWI0_Pos (0U)
  2638. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  2639. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  2640. #define EXTI_SWIER1_SWI1_Pos (1U)
  2641. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  2642. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  2643. #define EXTI_SWIER1_SWI2_Pos (2U)
  2644. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  2645. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  2646. #define EXTI_SWIER1_SWI3_Pos (3U)
  2647. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  2648. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  2649. #define EXTI_SWIER1_SWI4_Pos (4U)
  2650. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  2651. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  2652. #define EXTI_SWIER1_SWI5_Pos (5U)
  2653. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  2654. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  2655. #define EXTI_SWIER1_SWI6_Pos (6U)
  2656. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  2657. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  2658. #define EXTI_SWIER1_SWI7_Pos (7U)
  2659. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  2660. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  2661. #define EXTI_SWIER1_SWI8_Pos (8U)
  2662. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  2663. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  2664. #define EXTI_SWIER1_SWI9_Pos (9U)
  2665. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  2666. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  2667. #define EXTI_SWIER1_SWI10_Pos (10U)
  2668. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  2669. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  2670. #define EXTI_SWIER1_SWI11_Pos (11U)
  2671. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  2672. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  2673. #define EXTI_SWIER1_SWI12_Pos (12U)
  2674. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  2675. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  2676. #define EXTI_SWIER1_SWI13_Pos (13U)
  2677. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  2678. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  2679. #define EXTI_SWIER1_SWI14_Pos (14U)
  2680. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  2681. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  2682. #define EXTI_SWIER1_SWI15_Pos (15U)
  2683. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  2684. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  2685. #define EXTI_SWIER1_SWI16_Pos (16U)
  2686. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  2687. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  2688. #define EXTI_SWIER1_SWI18_Pos (18U)
  2689. #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
  2690. #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
  2691. #define EXTI_SWIER1_SWI19_Pos (19U)
  2692. #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
  2693. #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
  2694. #define EXTI_SWIER1_SWI20_Pos (20U)
  2695. #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
  2696. #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
  2697. #define EXTI_SWIER1_SWI21_Pos (21U)
  2698. #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
  2699. #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
  2700. /******************* Bit definition for EXTI_PR1 register *******************/
  2701. #define EXTI_PR1_PIF0_Pos (0U)
  2702. #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
  2703. #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
  2704. #define EXTI_PR1_PIF1_Pos (1U)
  2705. #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
  2706. #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
  2707. #define EXTI_PR1_PIF2_Pos (2U)
  2708. #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
  2709. #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
  2710. #define EXTI_PR1_PIF3_Pos (3U)
  2711. #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
  2712. #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
  2713. #define EXTI_PR1_PIF4_Pos (4U)
  2714. #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
  2715. #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
  2716. #define EXTI_PR1_PIF5_Pos (5U)
  2717. #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
  2718. #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
  2719. #define EXTI_PR1_PIF6_Pos (6U)
  2720. #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
  2721. #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
  2722. #define EXTI_PR1_PIF7_Pos (7U)
  2723. #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
  2724. #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
  2725. #define EXTI_PR1_PIF8_Pos (8U)
  2726. #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
  2727. #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
  2728. #define EXTI_PR1_PIF9_Pos (9U)
  2729. #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
  2730. #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
  2731. #define EXTI_PR1_PIF10_Pos (10U)
  2732. #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
  2733. #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
  2734. #define EXTI_PR1_PIF11_Pos (11U)
  2735. #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
  2736. #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
  2737. #define EXTI_PR1_PIF12_Pos (12U)
  2738. #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
  2739. #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
  2740. #define EXTI_PR1_PIF13_Pos (13U)
  2741. #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
  2742. #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
  2743. #define EXTI_PR1_PIF14_Pos (14U)
  2744. #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
  2745. #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
  2746. #define EXTI_PR1_PIF15_Pos (15U)
  2747. #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
  2748. #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
  2749. #define EXTI_PR1_PIF16_Pos (16U)
  2750. #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
  2751. #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
  2752. #define EXTI_PR1_PIF18_Pos (18U)
  2753. #define EXTI_PR1_PIF18_Msk (0x1UL << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */
  2754. #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */
  2755. #define EXTI_PR1_PIF19_Pos (19U)
  2756. #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
  2757. #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
  2758. #define EXTI_PR1_PIF20_Pos (20U)
  2759. #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
  2760. #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
  2761. #define EXTI_PR1_PIF21_Pos (21U)
  2762. #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
  2763. #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
  2764. /******************* Bit definition for EXTI_IMR2 register ******************/
  2765. #define EXTI_IMR2_IM32_Pos (0U)
  2766. #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
  2767. #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
  2768. #define EXTI_IMR2_IM33_Pos (1U)
  2769. #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
  2770. #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
  2771. #define EXTI_IMR2_IM35_Pos (3U)
  2772. #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */
  2773. #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */
  2774. #define EXTI_IMR2_IM37_Pos (5U)
  2775. #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
  2776. #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
  2777. #define EXTI_IMR2_IM38_Pos (6U)
  2778. #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
  2779. #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
  2780. #define EXTI_IMR2_IM_Pos (0U)
  2781. #define EXTI_IMR2_IM_Msk (0x6BUL << EXTI_IMR2_IM_Pos) /*!< 0x0000006B */
  2782. #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */
  2783. /******************* Bit definition for EXTI_EMR2 register ******************/
  2784. #define EXTI_EMR2_EM32_Pos (0U)
  2785. #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
  2786. #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */
  2787. #define EXTI_EMR2_EM33_Pos (1U)
  2788. #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
  2789. #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */
  2790. #define EXTI_EMR2_EM35_Pos (3U)
  2791. #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */
  2792. #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */
  2793. #define EXTI_EMR2_EM37_Pos (5U)
  2794. #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
  2795. #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */
  2796. #define EXTI_EMR2_EM38_Pos (6U)
  2797. #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
  2798. #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */
  2799. #define EXTI_EMR2_EM_Pos (0U)
  2800. #define EXTI_EMR2_EM_Msk (0x6BUL << EXTI_EMR2_EM_Pos) /*!< 0x0000006B */
  2801. #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */
  2802. /****************** Bit definition for EXTI_RTSR2 register ******************/
  2803. #define EXTI_RTSR2_RT35_Pos (3U)
  2804. #define EXTI_RTSR2_RT35_Msk (0x1UL << EXTI_RTSR2_RT35_Pos) /*!< 0x00000008 */
  2805. #define EXTI_RTSR2_RT35 EXTI_RTSR2_RT35_Msk /*!< Rising trigger event configuration bit of line 35 */
  2806. #define EXTI_RTSR2_RT37_Pos (5U)
  2807. #define EXTI_RTSR2_RT37_Msk (0x1UL << EXTI_RTSR2_RT37_Pos) /*!< 0x00000020 */
  2808. #define EXTI_RTSR2_RT37 EXTI_RTSR2_RT37_Msk /*!< Rising trigger event configuration bit of line 37 */
  2809. #define EXTI_RTSR2_RT38_Pos (6U)
  2810. #define EXTI_RTSR2_RT38_Msk (0x1UL << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */
  2811. #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */
  2812. /****************** Bit definition for EXTI_FTSR2 register ******************/
  2813. #define EXTI_FTSR2_FT35_Pos (3U)
  2814. #define EXTI_FTSR2_FT35_Msk (0x1UL << EXTI_FTSR2_FT35_Pos) /*!< 0x00000008 */
  2815. #define EXTI_FTSR2_FT35 EXTI_FTSR2_FT35_Msk /*!< Falling trigger event configuration bit of line 35 */
  2816. #define EXTI_FTSR2_FT37_Pos (5U)
  2817. #define EXTI_FTSR2_FT37_Msk (0x1UL << EXTI_FTSR2_FT37_Pos) /*!< 0x00000020 */
  2818. #define EXTI_FTSR2_FT37 EXTI_FTSR2_FT37_Msk /*!< Falling trigger event configuration bit of line 37 */
  2819. #define EXTI_FTSR2_FT38_Pos (6U)
  2820. #define EXTI_FTSR2_FT38_Msk (0x1UL << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */
  2821. #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 38 */
  2822. /****************** Bit definition for EXTI_SWIER2 register *****************/
  2823. #define EXTI_SWIER2_SWI35_Pos (3U)
  2824. #define EXTI_SWIER2_SWI35_Msk (0x1UL << EXTI_SWIER2_SWI35_Pos) /*!< 0x00000008 */
  2825. #define EXTI_SWIER2_SWI35 EXTI_SWIER2_SWI35_Msk /*!< Software Interrupt on line 35 */
  2826. #define EXTI_SWIER2_SWI37_Pos (5U)
  2827. #define EXTI_SWIER2_SWI37_Msk (0x1UL << EXTI_SWIER2_SWI37_Pos) /*!< 0x00000020 */
  2828. #define EXTI_SWIER2_SWI37 EXTI_SWIER2_SWI37_Msk /*!< Software Interrupt on line 37 */
  2829. #define EXTI_SWIER2_SWI38_Pos (6U)
  2830. #define EXTI_SWIER2_SWI38_Msk (0x1UL << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */
  2831. #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */
  2832. /******************* Bit definition for EXTI_PR2 register *******************/
  2833. #define EXTI_PR2_PIF35_Pos (3U)
  2834. #define EXTI_PR2_PIF35_Msk (0x1UL << EXTI_PR2_PIF35_Pos) /*!< 0x00000008 */
  2835. #define EXTI_PR2_PIF35 EXTI_PR2_PIF35_Msk /*!< Pending bit for line 35 */
  2836. #define EXTI_PR2_PIF37_Pos (5U)
  2837. #define EXTI_PR2_PIF37_Msk (0x1UL << EXTI_PR2_PIF37_Pos) /*!< 0x00000020 */
  2838. #define EXTI_PR2_PIF37 EXTI_PR2_PIF37_Msk /*!< Pending bit for line 37 */
  2839. #define EXTI_PR2_PIF38_Pos (6U)
  2840. #define EXTI_PR2_PIF38_Msk (0x1UL << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */
  2841. #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */
  2842. /******************************************************************************/
  2843. /* */
  2844. /* FLASH */
  2845. /* */
  2846. /******************************************************************************/
  2847. /******************* Bits definition for FLASH_ACR register *****************/
  2848. #define FLASH_ACR_LATENCY_Pos (0U)
  2849. #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  2850. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  2851. #define FLASH_ACR_LATENCY_0WS (0x00000000UL)
  2852. #define FLASH_ACR_LATENCY_1WS (0x00000001UL)
  2853. #define FLASH_ACR_LATENCY_2WS (0x00000002UL)
  2854. #define FLASH_ACR_LATENCY_3WS (0x00000003UL)
  2855. #define FLASH_ACR_LATENCY_4WS (0x00000004UL)
  2856. #define FLASH_ACR_PRFTEN_Pos (8U)
  2857. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  2858. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  2859. #define FLASH_ACR_ICEN_Pos (9U)
  2860. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  2861. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  2862. #define FLASH_ACR_DCEN_Pos (10U)
  2863. #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  2864. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
  2865. #define FLASH_ACR_ICRST_Pos (11U)
  2866. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  2867. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  2868. #define FLASH_ACR_DCRST_Pos (12U)
  2869. #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  2870. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
  2871. #define FLASH_ACR_RUN_PD_Pos (13U)
  2872. #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */
  2873. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */
  2874. #define FLASH_ACR_SLEEP_PD_Pos (14U)
  2875. #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
  2876. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */
  2877. /******************* Bits definition for FLASH_SR register ******************/
  2878. #define FLASH_SR_EOP_Pos (0U)
  2879. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  2880. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  2881. #define FLASH_SR_OPERR_Pos (1U)
  2882. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  2883. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  2884. #define FLASH_SR_PROGERR_Pos (3U)
  2885. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  2886. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
  2887. #define FLASH_SR_WRPERR_Pos (4U)
  2888. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  2889. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  2890. #define FLASH_SR_PGAERR_Pos (5U)
  2891. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  2892. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  2893. #define FLASH_SR_SIZERR_Pos (6U)
  2894. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  2895. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
  2896. #define FLASH_SR_PGSERR_Pos (7U)
  2897. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  2898. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  2899. #define FLASH_SR_MISERR_Pos (8U)
  2900. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  2901. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
  2902. #define FLASH_SR_FASTERR_Pos (9U)
  2903. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  2904. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
  2905. #define FLASH_SR_RDERR_Pos (14U)
  2906. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
  2907. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  2908. #define FLASH_SR_OPTVERR_Pos (15U)
  2909. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  2910. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  2911. #define FLASH_SR_BSY_Pos (16U)
  2912. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  2913. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  2914. #define FLASH_SR_PEMPTY_Pos (17U)
  2915. #define FLASH_SR_PEMPTY_Msk (0x1UL << FLASH_SR_PEMPTY_Pos) /*!< 0x00020000 */
  2916. #define FLASH_SR_PEMPTY FLASH_SR_PEMPTY_Msk
  2917. /******************* Bits definition for FLASH_CR register ******************/
  2918. #define FLASH_CR_PG_Pos (0U)
  2919. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2920. #define FLASH_CR_PG FLASH_CR_PG_Msk
  2921. #define FLASH_CR_PER_Pos (1U)
  2922. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  2923. #define FLASH_CR_PER FLASH_CR_PER_Msk
  2924. #define FLASH_CR_MER1_Pos (2U)
  2925. #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
  2926. #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
  2927. #define FLASH_CR_PNB_Pos (3U)
  2928. #define FLASH_CR_PNB_Msk (0x3FUL << FLASH_CR_PNB_Pos) /*!< 0x000001F8 */
  2929. #define FLASH_CR_PNB FLASH_CR_PNB_Msk
  2930. #define FLASH_CR_STRT_Pos (16U)
  2931. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  2932. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  2933. #define FLASH_CR_OPTSTRT_Pos (17U)
  2934. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  2935. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  2936. #define FLASH_CR_FSTPG_Pos (18U)
  2937. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  2938. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
  2939. #define FLASH_CR_EOPIE_Pos (24U)
  2940. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  2941. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  2942. #define FLASH_CR_ERRIE_Pos (25U)
  2943. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  2944. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  2945. #define FLASH_CR_RDERRIE_Pos (26U)
  2946. #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
  2947. #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
  2948. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  2949. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  2950. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  2951. #define FLASH_CR_OPTLOCK_Pos (30U)
  2952. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  2953. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  2954. #define FLASH_CR_LOCK_Pos (31U)
  2955. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  2956. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  2957. /******************* Bits definition for FLASH_ECCR register ***************/
  2958. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  2959. #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */
  2960. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
  2961. #define FLASH_ECCR_SYSF_ECC_Pos (20U)
  2962. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
  2963. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
  2964. #define FLASH_ECCR_ECCIE_Pos (24U)
  2965. #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
  2966. #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk
  2967. #define FLASH_ECCR_ECCC_Pos (30U)
  2968. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  2969. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
  2970. #define FLASH_ECCR_ECCD_Pos (31U)
  2971. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  2972. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
  2973. /******************* Bits definition for FLASH_OPTR register ***************/
  2974. #define FLASH_OPTR_RDP_Pos (0U)
  2975. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  2976. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
  2977. #define FLASH_OPTR_BOR_LEV_Pos (8U)
  2978. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
  2979. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
  2980. #define FLASH_OPTR_BOR_LEV_0 (0x0UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */
  2981. #define FLASH_OPTR_BOR_LEV_1 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
  2982. #define FLASH_OPTR_BOR_LEV_2 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  2983. #define FLASH_OPTR_BOR_LEV_3 (0x3UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */
  2984. #define FLASH_OPTR_BOR_LEV_4 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  2985. #define FLASH_OPTR_nRST_STOP_Pos (12U)
  2986. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
  2987. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
  2988. #define FLASH_OPTR_nRST_STDBY_Pos (13U)
  2989. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
  2990. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
  2991. #define FLASH_OPTR_nRST_SHDW_Pos (14U)
  2992. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
  2993. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
  2994. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  2995. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  2996. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  2997. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  2998. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  2999. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  3000. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  3001. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  3002. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
  3003. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  3004. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  3005. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
  3006. #define FLASH_OPTR_nBOOT1_Pos (23U)
  3007. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
  3008. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
  3009. #define FLASH_OPTR_SRAM2_PE_Pos (24U)
  3010. #define FLASH_OPTR_SRAM2_PE_Msk (0x1UL << FLASH_OPTR_SRAM2_PE_Pos) /*!< 0x01000000 */
  3011. #define FLASH_OPTR_SRAM2_PE FLASH_OPTR_SRAM2_PE_Msk
  3012. #define FLASH_OPTR_SRAM2_RST_Pos (25U)
  3013. #define FLASH_OPTR_SRAM2_RST_Msk (0x1UL << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */
  3014. #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk
  3015. #define FLASH_OPTR_nSWBOOT0_Pos (26U)
  3016. #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
  3017. #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk
  3018. #define FLASH_OPTR_nBOOT0_Pos (27U)
  3019. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
  3020. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
  3021. /****************** Bits definition for FLASH_PCROP1SR register **********/
  3022. #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U)
  3023. #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0x3FFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos) /*!< 0x00003FFF */
  3024. #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk
  3025. /****************** Bits definition for FLASH_PCROP1ER register ***********/
  3026. #define FLASH_PCROP1ER_PCROP1_END_Pos (0U)
  3027. #define FLASH_PCROP1ER_PCROP1_END_Msk (0x3FFFUL << FLASH_PCROP1ER_PCROP1_END_Pos) /*!< 0x00003FFF */
  3028. #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk
  3029. #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U)
  3030. #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos) /*!< 0x80000000 */
  3031. #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk
  3032. /****************** Bits definition for FLASH_WRP1AR register ***************/
  3033. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  3034. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x3FUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x0000003F */
  3035. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
  3036. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  3037. #define FLASH_WRP1AR_WRP1A_END_Msk (0x3FUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x003F0000 */
  3038. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
  3039. /****************** Bits definition for FLASH_WRPB1R register ***************/
  3040. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  3041. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x3FUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x0000003F */
  3042. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
  3043. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  3044. #define FLASH_WRP1BR_WRP1B_END_Msk (0x3FUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x003F0000 */
  3045. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
  3046. /******************************************************************************/
  3047. /* */
  3048. /* General Purpose IOs (GPIO) */
  3049. /* */
  3050. /******************************************************************************/
  3051. /****************** Bits definition for GPIO_MODER register *****************/
  3052. #define GPIO_MODER_MODE0_Pos (0U)
  3053. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  3054. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  3055. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  3056. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  3057. #define GPIO_MODER_MODE1_Pos (2U)
  3058. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  3059. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  3060. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  3061. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  3062. #define GPIO_MODER_MODE2_Pos (4U)
  3063. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  3064. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  3065. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  3066. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  3067. #define GPIO_MODER_MODE3_Pos (6U)
  3068. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  3069. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  3070. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  3071. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  3072. #define GPIO_MODER_MODE4_Pos (8U)
  3073. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  3074. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  3075. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  3076. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  3077. #define GPIO_MODER_MODE5_Pos (10U)
  3078. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  3079. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  3080. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  3081. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  3082. #define GPIO_MODER_MODE6_Pos (12U)
  3083. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  3084. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  3085. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  3086. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  3087. #define GPIO_MODER_MODE7_Pos (14U)
  3088. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  3089. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  3090. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  3091. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  3092. #define GPIO_MODER_MODE8_Pos (16U)
  3093. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  3094. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  3095. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  3096. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  3097. #define GPIO_MODER_MODE9_Pos (18U)
  3098. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  3099. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  3100. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  3101. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  3102. #define GPIO_MODER_MODE10_Pos (20U)
  3103. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  3104. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  3105. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  3106. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  3107. #define GPIO_MODER_MODE11_Pos (22U)
  3108. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  3109. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  3110. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  3111. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  3112. #define GPIO_MODER_MODE12_Pos (24U)
  3113. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  3114. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  3115. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  3116. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  3117. #define GPIO_MODER_MODE13_Pos (26U)
  3118. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  3119. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  3120. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  3121. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  3122. #define GPIO_MODER_MODE14_Pos (28U)
  3123. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  3124. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  3125. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  3126. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  3127. #define GPIO_MODER_MODE15_Pos (30U)
  3128. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  3129. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  3130. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  3131. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  3132. /* Legacy defines */
  3133. #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
  3134. #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
  3135. #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
  3136. #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
  3137. #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
  3138. #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
  3139. #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
  3140. #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
  3141. #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
  3142. #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
  3143. #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
  3144. #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
  3145. #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
  3146. #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
  3147. #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
  3148. #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
  3149. #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
  3150. #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
  3151. #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
  3152. #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
  3153. #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
  3154. #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
  3155. #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
  3156. #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
  3157. #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
  3158. #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
  3159. #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
  3160. #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
  3161. #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
  3162. #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
  3163. #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
  3164. #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
  3165. #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
  3166. #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
  3167. #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
  3168. #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
  3169. #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
  3170. #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
  3171. #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
  3172. #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
  3173. #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
  3174. #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
  3175. #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
  3176. #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
  3177. #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
  3178. #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
  3179. #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
  3180. #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
  3181. /****************** Bits definition for GPIO_OTYPER register ****************/
  3182. #define GPIO_OTYPER_OT0_Pos (0U)
  3183. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  3184. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  3185. #define GPIO_OTYPER_OT1_Pos (1U)
  3186. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  3187. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  3188. #define GPIO_OTYPER_OT2_Pos (2U)
  3189. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  3190. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  3191. #define GPIO_OTYPER_OT3_Pos (3U)
  3192. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  3193. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  3194. #define GPIO_OTYPER_OT4_Pos (4U)
  3195. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  3196. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  3197. #define GPIO_OTYPER_OT5_Pos (5U)
  3198. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  3199. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  3200. #define GPIO_OTYPER_OT6_Pos (6U)
  3201. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  3202. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  3203. #define GPIO_OTYPER_OT7_Pos (7U)
  3204. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  3205. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  3206. #define GPIO_OTYPER_OT8_Pos (8U)
  3207. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  3208. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  3209. #define GPIO_OTYPER_OT9_Pos (9U)
  3210. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  3211. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  3212. #define GPIO_OTYPER_OT10_Pos (10U)
  3213. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  3214. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  3215. #define GPIO_OTYPER_OT11_Pos (11U)
  3216. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  3217. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  3218. #define GPIO_OTYPER_OT12_Pos (12U)
  3219. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  3220. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  3221. #define GPIO_OTYPER_OT13_Pos (13U)
  3222. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  3223. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  3224. #define GPIO_OTYPER_OT14_Pos (14U)
  3225. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  3226. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  3227. #define GPIO_OTYPER_OT15_Pos (15U)
  3228. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  3229. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  3230. /* Legacy defines */
  3231. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  3232. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  3233. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  3234. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  3235. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  3236. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  3237. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  3238. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  3239. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  3240. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  3241. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  3242. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  3243. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  3244. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  3245. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  3246. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  3247. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  3248. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  3249. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  3250. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  3251. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  3252. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  3253. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  3254. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  3255. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  3256. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  3257. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  3258. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  3259. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  3260. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  3261. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  3262. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  3263. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  3264. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  3265. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  3266. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  3267. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  3268. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  3269. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  3270. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  3271. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  3272. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  3273. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  3274. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  3275. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  3276. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  3277. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  3278. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  3279. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  3280. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  3281. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  3282. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  3283. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  3284. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  3285. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  3286. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  3287. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  3288. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  3289. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  3290. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  3291. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  3292. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  3293. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  3294. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  3295. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  3296. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  3297. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  3298. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  3299. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  3300. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  3301. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  3302. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  3303. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  3304. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  3305. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  3306. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  3307. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  3308. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  3309. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  3310. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  3311. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  3312. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  3313. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  3314. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  3315. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  3316. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  3317. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  3318. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  3319. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  3320. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  3321. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  3322. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  3323. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  3324. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  3325. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  3326. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  3327. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  3328. /* Legacy defines */
  3329. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  3330. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  3331. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  3332. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  3333. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  3334. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  3335. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  3336. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  3337. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  3338. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  3339. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  3340. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  3341. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  3342. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  3343. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  3344. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  3345. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  3346. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  3347. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  3348. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  3349. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  3350. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  3351. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  3352. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  3353. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  3354. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  3355. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  3356. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  3357. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  3358. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  3359. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  3360. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  3361. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  3362. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  3363. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  3364. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  3365. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  3366. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  3367. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  3368. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  3369. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  3370. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  3371. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  3372. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  3373. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  3374. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  3375. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  3376. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  3377. /****************** Bits definition for GPIO_PUPDR register *****************/
  3378. #define GPIO_PUPDR_PUPD0_Pos (0U)
  3379. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  3380. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  3381. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  3382. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  3383. #define GPIO_PUPDR_PUPD1_Pos (2U)
  3384. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  3385. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  3386. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  3387. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  3388. #define GPIO_PUPDR_PUPD2_Pos (4U)
  3389. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  3390. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  3391. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  3392. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  3393. #define GPIO_PUPDR_PUPD3_Pos (6U)
  3394. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  3395. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  3396. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  3397. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  3398. #define GPIO_PUPDR_PUPD4_Pos (8U)
  3399. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  3400. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  3401. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  3402. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  3403. #define GPIO_PUPDR_PUPD5_Pos (10U)
  3404. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  3405. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  3406. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  3407. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  3408. #define GPIO_PUPDR_PUPD6_Pos (12U)
  3409. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  3410. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  3411. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  3412. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  3413. #define GPIO_PUPDR_PUPD7_Pos (14U)
  3414. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  3415. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  3416. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  3417. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  3418. #define GPIO_PUPDR_PUPD8_Pos (16U)
  3419. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  3420. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  3421. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  3422. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  3423. #define GPIO_PUPDR_PUPD9_Pos (18U)
  3424. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  3425. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  3426. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  3427. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  3428. #define GPIO_PUPDR_PUPD10_Pos (20U)
  3429. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  3430. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  3431. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  3432. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  3433. #define GPIO_PUPDR_PUPD11_Pos (22U)
  3434. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  3435. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  3436. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  3437. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  3438. #define GPIO_PUPDR_PUPD12_Pos (24U)
  3439. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  3440. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  3441. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  3442. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  3443. #define GPIO_PUPDR_PUPD13_Pos (26U)
  3444. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  3445. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  3446. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  3447. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  3448. #define GPIO_PUPDR_PUPD14_Pos (28U)
  3449. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  3450. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  3451. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  3452. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  3453. #define GPIO_PUPDR_PUPD15_Pos (30U)
  3454. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  3455. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  3456. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  3457. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  3458. /* Legacy defines */
  3459. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  3460. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  3461. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  3462. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  3463. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  3464. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  3465. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  3466. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  3467. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  3468. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  3469. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  3470. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  3471. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  3472. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  3473. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  3474. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  3475. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  3476. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  3477. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  3478. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  3479. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  3480. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  3481. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  3482. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  3483. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  3484. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  3485. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  3486. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  3487. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  3488. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  3489. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  3490. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  3491. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  3492. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  3493. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  3494. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  3495. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  3496. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  3497. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  3498. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  3499. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  3500. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  3501. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  3502. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  3503. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  3504. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  3505. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  3506. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  3507. /****************** Bits definition for GPIO_IDR register *******************/
  3508. #define GPIO_IDR_ID0_Pos (0U)
  3509. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  3510. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  3511. #define GPIO_IDR_ID1_Pos (1U)
  3512. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  3513. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  3514. #define GPIO_IDR_ID2_Pos (2U)
  3515. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  3516. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  3517. #define GPIO_IDR_ID3_Pos (3U)
  3518. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  3519. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  3520. #define GPIO_IDR_ID4_Pos (4U)
  3521. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  3522. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  3523. #define GPIO_IDR_ID5_Pos (5U)
  3524. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  3525. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  3526. #define GPIO_IDR_ID6_Pos (6U)
  3527. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  3528. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  3529. #define GPIO_IDR_ID7_Pos (7U)
  3530. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  3531. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  3532. #define GPIO_IDR_ID8_Pos (8U)
  3533. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  3534. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  3535. #define GPIO_IDR_ID9_Pos (9U)
  3536. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  3537. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  3538. #define GPIO_IDR_ID10_Pos (10U)
  3539. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  3540. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  3541. #define GPIO_IDR_ID11_Pos (11U)
  3542. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  3543. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  3544. #define GPIO_IDR_ID12_Pos (12U)
  3545. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  3546. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  3547. #define GPIO_IDR_ID13_Pos (13U)
  3548. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  3549. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  3550. #define GPIO_IDR_ID14_Pos (14U)
  3551. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  3552. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  3553. #define GPIO_IDR_ID15_Pos (15U)
  3554. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  3555. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  3556. /* Legacy defines */
  3557. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  3558. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  3559. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  3560. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  3561. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  3562. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  3563. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  3564. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  3565. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  3566. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  3567. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  3568. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  3569. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  3570. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  3571. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  3572. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  3573. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  3574. #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
  3575. #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
  3576. #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
  3577. #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
  3578. #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
  3579. #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
  3580. #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
  3581. #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
  3582. #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
  3583. #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
  3584. #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
  3585. #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
  3586. #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
  3587. #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
  3588. #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
  3589. #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
  3590. /****************** Bits definition for GPIO_ODR register *******************/
  3591. #define GPIO_ODR_OD0_Pos (0U)
  3592. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  3593. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  3594. #define GPIO_ODR_OD1_Pos (1U)
  3595. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  3596. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  3597. #define GPIO_ODR_OD2_Pos (2U)
  3598. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  3599. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  3600. #define GPIO_ODR_OD3_Pos (3U)
  3601. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  3602. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  3603. #define GPIO_ODR_OD4_Pos (4U)
  3604. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  3605. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  3606. #define GPIO_ODR_OD5_Pos (5U)
  3607. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  3608. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  3609. #define GPIO_ODR_OD6_Pos (6U)
  3610. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  3611. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  3612. #define GPIO_ODR_OD7_Pos (7U)
  3613. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  3614. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  3615. #define GPIO_ODR_OD8_Pos (8U)
  3616. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  3617. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  3618. #define GPIO_ODR_OD9_Pos (9U)
  3619. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  3620. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  3621. #define GPIO_ODR_OD10_Pos (10U)
  3622. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  3623. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  3624. #define GPIO_ODR_OD11_Pos (11U)
  3625. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  3626. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  3627. #define GPIO_ODR_OD12_Pos (12U)
  3628. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  3629. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  3630. #define GPIO_ODR_OD13_Pos (13U)
  3631. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  3632. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  3633. #define GPIO_ODR_OD14_Pos (14U)
  3634. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  3635. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  3636. #define GPIO_ODR_OD15_Pos (15U)
  3637. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  3638. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  3639. /* Legacy defines */
  3640. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  3641. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  3642. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  3643. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  3644. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  3645. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  3646. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  3647. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  3648. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  3649. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  3650. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  3651. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  3652. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  3653. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  3654. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  3655. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  3656. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  3657. #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
  3658. #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
  3659. #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
  3660. #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
  3661. #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
  3662. #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
  3663. #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
  3664. #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
  3665. #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
  3666. #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
  3667. #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
  3668. #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
  3669. #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
  3670. #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
  3671. #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
  3672. #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
  3673. /****************** Bits definition for GPIO_BSRR register ******************/
  3674. #define GPIO_BSRR_BS0_Pos (0U)
  3675. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  3676. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  3677. #define GPIO_BSRR_BS1_Pos (1U)
  3678. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  3679. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  3680. #define GPIO_BSRR_BS2_Pos (2U)
  3681. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  3682. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  3683. #define GPIO_BSRR_BS3_Pos (3U)
  3684. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  3685. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  3686. #define GPIO_BSRR_BS4_Pos (4U)
  3687. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  3688. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  3689. #define GPIO_BSRR_BS5_Pos (5U)
  3690. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  3691. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  3692. #define GPIO_BSRR_BS6_Pos (6U)
  3693. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  3694. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  3695. #define GPIO_BSRR_BS7_Pos (7U)
  3696. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  3697. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  3698. #define GPIO_BSRR_BS8_Pos (8U)
  3699. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  3700. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  3701. #define GPIO_BSRR_BS9_Pos (9U)
  3702. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  3703. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  3704. #define GPIO_BSRR_BS10_Pos (10U)
  3705. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  3706. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  3707. #define GPIO_BSRR_BS11_Pos (11U)
  3708. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  3709. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  3710. #define GPIO_BSRR_BS12_Pos (12U)
  3711. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  3712. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  3713. #define GPIO_BSRR_BS13_Pos (13U)
  3714. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  3715. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  3716. #define GPIO_BSRR_BS14_Pos (14U)
  3717. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  3718. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  3719. #define GPIO_BSRR_BS15_Pos (15U)
  3720. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  3721. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  3722. #define GPIO_BSRR_BR0_Pos (16U)
  3723. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  3724. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  3725. #define GPIO_BSRR_BR1_Pos (17U)
  3726. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  3727. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  3728. #define GPIO_BSRR_BR2_Pos (18U)
  3729. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  3730. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  3731. #define GPIO_BSRR_BR3_Pos (19U)
  3732. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  3733. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  3734. #define GPIO_BSRR_BR4_Pos (20U)
  3735. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  3736. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  3737. #define GPIO_BSRR_BR5_Pos (21U)
  3738. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  3739. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  3740. #define GPIO_BSRR_BR6_Pos (22U)
  3741. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  3742. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  3743. #define GPIO_BSRR_BR7_Pos (23U)
  3744. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  3745. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  3746. #define GPIO_BSRR_BR8_Pos (24U)
  3747. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  3748. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  3749. #define GPIO_BSRR_BR9_Pos (25U)
  3750. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  3751. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  3752. #define GPIO_BSRR_BR10_Pos (26U)
  3753. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  3754. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  3755. #define GPIO_BSRR_BR11_Pos (27U)
  3756. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  3757. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  3758. #define GPIO_BSRR_BR12_Pos (28U)
  3759. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  3760. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  3761. #define GPIO_BSRR_BR13_Pos (29U)
  3762. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  3763. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  3764. #define GPIO_BSRR_BR14_Pos (30U)
  3765. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  3766. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  3767. #define GPIO_BSRR_BR15_Pos (31U)
  3768. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  3769. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  3770. /* Legacy defines */
  3771. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  3772. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  3773. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  3774. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  3775. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  3776. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  3777. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  3778. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  3779. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  3780. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  3781. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  3782. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  3783. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  3784. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  3785. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  3786. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  3787. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  3788. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  3789. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  3790. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  3791. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  3792. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  3793. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  3794. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  3795. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  3796. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  3797. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  3798. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  3799. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  3800. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  3801. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  3802. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  3803. /****************** Bit definition for GPIO_LCKR register *********************/
  3804. #define GPIO_LCKR_LCK0_Pos (0U)
  3805. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  3806. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  3807. #define GPIO_LCKR_LCK1_Pos (1U)
  3808. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  3809. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  3810. #define GPIO_LCKR_LCK2_Pos (2U)
  3811. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  3812. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  3813. #define GPIO_LCKR_LCK3_Pos (3U)
  3814. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  3815. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  3816. #define GPIO_LCKR_LCK4_Pos (4U)
  3817. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  3818. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  3819. #define GPIO_LCKR_LCK5_Pos (5U)
  3820. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  3821. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  3822. #define GPIO_LCKR_LCK6_Pos (6U)
  3823. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  3824. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  3825. #define GPIO_LCKR_LCK7_Pos (7U)
  3826. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  3827. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  3828. #define GPIO_LCKR_LCK8_Pos (8U)
  3829. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  3830. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  3831. #define GPIO_LCKR_LCK9_Pos (9U)
  3832. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  3833. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  3834. #define GPIO_LCKR_LCK10_Pos (10U)
  3835. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  3836. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  3837. #define GPIO_LCKR_LCK11_Pos (11U)
  3838. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  3839. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  3840. #define GPIO_LCKR_LCK12_Pos (12U)
  3841. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  3842. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  3843. #define GPIO_LCKR_LCK13_Pos (13U)
  3844. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  3845. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  3846. #define GPIO_LCKR_LCK14_Pos (14U)
  3847. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  3848. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  3849. #define GPIO_LCKR_LCK15_Pos (15U)
  3850. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  3851. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  3852. #define GPIO_LCKR_LCKK_Pos (16U)
  3853. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  3854. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  3855. /****************** Bit definition for GPIO_AFRL register *********************/
  3856. #define GPIO_AFRL_AFSEL0_Pos (0U)
  3857. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  3858. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  3859. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  3860. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  3861. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  3862. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  3863. #define GPIO_AFRL_AFSEL1_Pos (4U)
  3864. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  3865. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  3866. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  3867. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  3868. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  3869. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  3870. #define GPIO_AFRL_AFSEL2_Pos (8U)
  3871. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  3872. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  3873. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  3874. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  3875. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  3876. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  3877. #define GPIO_AFRL_AFSEL3_Pos (12U)
  3878. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  3879. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  3880. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  3881. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  3882. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  3883. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  3884. #define GPIO_AFRL_AFSEL4_Pos (16U)
  3885. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  3886. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  3887. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  3888. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  3889. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  3890. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  3891. #define GPIO_AFRL_AFSEL5_Pos (20U)
  3892. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  3893. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  3894. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  3895. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  3896. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  3897. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  3898. #define GPIO_AFRL_AFSEL6_Pos (24U)
  3899. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  3900. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  3901. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  3902. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  3903. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  3904. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  3905. #define GPIO_AFRL_AFSEL7_Pos (28U)
  3906. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  3907. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  3908. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  3909. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  3910. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  3911. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  3912. /* Legacy defines */
  3913. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  3914. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  3915. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  3916. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  3917. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  3918. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  3919. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  3920. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  3921. /****************** Bit definition for GPIO_AFRH register *********************/
  3922. #define GPIO_AFRH_AFSEL8_Pos (0U)
  3923. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  3924. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  3925. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  3926. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  3927. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  3928. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  3929. #define GPIO_AFRH_AFSEL9_Pos (4U)
  3930. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  3931. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  3932. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  3933. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  3934. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  3935. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  3936. #define GPIO_AFRH_AFSEL10_Pos (8U)
  3937. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  3938. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  3939. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  3940. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  3941. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  3942. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  3943. #define GPIO_AFRH_AFSEL11_Pos (12U)
  3944. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  3945. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  3946. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  3947. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  3948. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  3949. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  3950. #define GPIO_AFRH_AFSEL12_Pos (16U)
  3951. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  3952. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  3953. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  3954. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  3955. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  3956. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  3957. #define GPIO_AFRH_AFSEL13_Pos (20U)
  3958. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  3959. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  3960. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  3961. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  3962. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  3963. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  3964. #define GPIO_AFRH_AFSEL14_Pos (24U)
  3965. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  3966. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  3967. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  3968. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  3969. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  3970. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  3971. #define GPIO_AFRH_AFSEL15_Pos (28U)
  3972. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  3973. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  3974. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  3975. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  3976. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  3977. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  3978. /* Legacy defines */
  3979. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  3980. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  3981. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  3982. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  3983. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  3984. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  3985. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  3986. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  3987. /****************** Bits definition for GPIO_BRR register ******************/
  3988. #define GPIO_BRR_BR0_Pos (0U)
  3989. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  3990. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  3991. #define GPIO_BRR_BR1_Pos (1U)
  3992. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  3993. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  3994. #define GPIO_BRR_BR2_Pos (2U)
  3995. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  3996. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  3997. #define GPIO_BRR_BR3_Pos (3U)
  3998. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  3999. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  4000. #define GPIO_BRR_BR4_Pos (4U)
  4001. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  4002. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  4003. #define GPIO_BRR_BR5_Pos (5U)
  4004. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  4005. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  4006. #define GPIO_BRR_BR6_Pos (6U)
  4007. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  4008. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  4009. #define GPIO_BRR_BR7_Pos (7U)
  4010. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  4011. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  4012. #define GPIO_BRR_BR8_Pos (8U)
  4013. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  4014. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  4015. #define GPIO_BRR_BR9_Pos (9U)
  4016. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  4017. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  4018. #define GPIO_BRR_BR10_Pos (10U)
  4019. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  4020. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  4021. #define GPIO_BRR_BR11_Pos (11U)
  4022. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  4023. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  4024. #define GPIO_BRR_BR12_Pos (12U)
  4025. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  4026. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  4027. #define GPIO_BRR_BR13_Pos (13U)
  4028. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  4029. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  4030. #define GPIO_BRR_BR14_Pos (14U)
  4031. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  4032. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  4033. #define GPIO_BRR_BR15_Pos (15U)
  4034. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  4035. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  4036. /* Legacy defines */
  4037. #define GPIO_BRR_BR_0 GPIO_BRR_BR0
  4038. #define GPIO_BRR_BR_1 GPIO_BRR_BR1
  4039. #define GPIO_BRR_BR_2 GPIO_BRR_BR2
  4040. #define GPIO_BRR_BR_3 GPIO_BRR_BR3
  4041. #define GPIO_BRR_BR_4 GPIO_BRR_BR4
  4042. #define GPIO_BRR_BR_5 GPIO_BRR_BR5
  4043. #define GPIO_BRR_BR_6 GPIO_BRR_BR6
  4044. #define GPIO_BRR_BR_7 GPIO_BRR_BR7
  4045. #define GPIO_BRR_BR_8 GPIO_BRR_BR8
  4046. #define GPIO_BRR_BR_9 GPIO_BRR_BR9
  4047. #define GPIO_BRR_BR_10 GPIO_BRR_BR10
  4048. #define GPIO_BRR_BR_11 GPIO_BRR_BR11
  4049. #define GPIO_BRR_BR_12 GPIO_BRR_BR12
  4050. #define GPIO_BRR_BR_13 GPIO_BRR_BR13
  4051. #define GPIO_BRR_BR_14 GPIO_BRR_BR14
  4052. #define GPIO_BRR_BR_15 GPIO_BRR_BR15
  4053. /******************************************************************************/
  4054. /* */
  4055. /* Inter-integrated Circuit Interface (I2C) */
  4056. /* */
  4057. /******************************************************************************/
  4058. /******************* Bit definition for I2C_CR1 register *******************/
  4059. #define I2C_CR1_PE_Pos (0U)
  4060. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  4061. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  4062. #define I2C_CR1_TXIE_Pos (1U)
  4063. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  4064. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  4065. #define I2C_CR1_RXIE_Pos (2U)
  4066. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  4067. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  4068. #define I2C_CR1_ADDRIE_Pos (3U)
  4069. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  4070. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  4071. #define I2C_CR1_NACKIE_Pos (4U)
  4072. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  4073. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  4074. #define I2C_CR1_STOPIE_Pos (5U)
  4075. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  4076. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  4077. #define I2C_CR1_TCIE_Pos (6U)
  4078. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  4079. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  4080. #define I2C_CR1_ERRIE_Pos (7U)
  4081. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  4082. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  4083. #define I2C_CR1_DNF_Pos (8U)
  4084. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  4085. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  4086. #define I2C_CR1_ANFOFF_Pos (12U)
  4087. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  4088. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  4089. #define I2C_CR1_SWRST_Pos (13U)
  4090. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  4091. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  4092. #define I2C_CR1_TXDMAEN_Pos (14U)
  4093. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  4094. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  4095. #define I2C_CR1_RXDMAEN_Pos (15U)
  4096. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  4097. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  4098. #define I2C_CR1_SBC_Pos (16U)
  4099. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  4100. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  4101. #define I2C_CR1_NOSTRETCH_Pos (17U)
  4102. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  4103. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  4104. #define I2C_CR1_WUPEN_Pos (18U)
  4105. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  4106. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  4107. #define I2C_CR1_GCEN_Pos (19U)
  4108. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  4109. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  4110. #define I2C_CR1_SMBHEN_Pos (20U)
  4111. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  4112. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  4113. #define I2C_CR1_SMBDEN_Pos (21U)
  4114. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  4115. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  4116. #define I2C_CR1_ALERTEN_Pos (22U)
  4117. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  4118. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  4119. #define I2C_CR1_PECEN_Pos (23U)
  4120. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  4121. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  4122. /****************** Bit definition for I2C_CR2 register ********************/
  4123. #define I2C_CR2_SADD_Pos (0U)
  4124. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  4125. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  4126. #define I2C_CR2_RD_WRN_Pos (10U)
  4127. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  4128. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  4129. #define I2C_CR2_ADD10_Pos (11U)
  4130. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  4131. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  4132. #define I2C_CR2_HEAD10R_Pos (12U)
  4133. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  4134. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  4135. #define I2C_CR2_START_Pos (13U)
  4136. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  4137. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  4138. #define I2C_CR2_STOP_Pos (14U)
  4139. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  4140. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  4141. #define I2C_CR2_NACK_Pos (15U)
  4142. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  4143. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  4144. #define I2C_CR2_NBYTES_Pos (16U)
  4145. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  4146. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  4147. #define I2C_CR2_RELOAD_Pos (24U)
  4148. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  4149. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  4150. #define I2C_CR2_AUTOEND_Pos (25U)
  4151. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  4152. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  4153. #define I2C_CR2_PECBYTE_Pos (26U)
  4154. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  4155. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  4156. /******************* Bit definition for I2C_OAR1 register ******************/
  4157. #define I2C_OAR1_OA1_Pos (0U)
  4158. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  4159. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  4160. #define I2C_OAR1_OA1MODE_Pos (10U)
  4161. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  4162. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  4163. #define I2C_OAR1_OA1EN_Pos (15U)
  4164. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  4165. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  4166. /******************* Bit definition for I2C_OAR2 register ******************/
  4167. #define I2C_OAR2_OA2_Pos (1U)
  4168. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  4169. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  4170. #define I2C_OAR2_OA2MSK_Pos (8U)
  4171. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  4172. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  4173. #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */
  4174. #define I2C_OAR2_OA2MASK01_Pos (8U)
  4175. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  4176. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  4177. #define I2C_OAR2_OA2MASK02_Pos (9U)
  4178. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  4179. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  4180. #define I2C_OAR2_OA2MASK03_Pos (8U)
  4181. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  4182. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  4183. #define I2C_OAR2_OA2MASK04_Pos (10U)
  4184. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  4185. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  4186. #define I2C_OAR2_OA2MASK05_Pos (8U)
  4187. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  4188. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  4189. #define I2C_OAR2_OA2MASK06_Pos (9U)
  4190. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  4191. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  4192. #define I2C_OAR2_OA2MASK07_Pos (8U)
  4193. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  4194. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  4195. #define I2C_OAR2_OA2EN_Pos (15U)
  4196. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  4197. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  4198. /******************* Bit definition for I2C_TIMINGR register *******************/
  4199. #define I2C_TIMINGR_SCLL_Pos (0U)
  4200. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  4201. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  4202. #define I2C_TIMINGR_SCLH_Pos (8U)
  4203. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  4204. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  4205. #define I2C_TIMINGR_SDADEL_Pos (16U)
  4206. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  4207. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  4208. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  4209. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  4210. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  4211. #define I2C_TIMINGR_PRESC_Pos (28U)
  4212. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  4213. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  4214. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  4215. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  4216. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  4217. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  4218. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  4219. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  4220. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  4221. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  4222. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  4223. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  4224. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  4225. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  4226. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
  4227. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  4228. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  4229. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  4230. /****************** Bit definition for I2C_ISR register *********************/
  4231. #define I2C_ISR_TXE_Pos (0U)
  4232. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  4233. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  4234. #define I2C_ISR_TXIS_Pos (1U)
  4235. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  4236. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  4237. #define I2C_ISR_RXNE_Pos (2U)
  4238. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  4239. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  4240. #define I2C_ISR_ADDR_Pos (3U)
  4241. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  4242. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
  4243. #define I2C_ISR_NACKF_Pos (4U)
  4244. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  4245. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  4246. #define I2C_ISR_STOPF_Pos (5U)
  4247. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  4248. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  4249. #define I2C_ISR_TC_Pos (6U)
  4250. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  4251. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  4252. #define I2C_ISR_TCR_Pos (7U)
  4253. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  4254. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  4255. #define I2C_ISR_BERR_Pos (8U)
  4256. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  4257. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  4258. #define I2C_ISR_ARLO_Pos (9U)
  4259. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  4260. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  4261. #define I2C_ISR_OVR_Pos (10U)
  4262. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  4263. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  4264. #define I2C_ISR_PECERR_Pos (11U)
  4265. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  4266. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  4267. #define I2C_ISR_TIMEOUT_Pos (12U)
  4268. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  4269. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  4270. #define I2C_ISR_ALERT_Pos (13U)
  4271. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  4272. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  4273. #define I2C_ISR_BUSY_Pos (15U)
  4274. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  4275. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  4276. #define I2C_ISR_DIR_Pos (16U)
  4277. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  4278. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  4279. #define I2C_ISR_ADDCODE_Pos (17U)
  4280. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  4281. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  4282. /****************** Bit definition for I2C_ICR register *********************/
  4283. #define I2C_ICR_ADDRCF_Pos (3U)
  4284. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  4285. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  4286. #define I2C_ICR_NACKCF_Pos (4U)
  4287. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  4288. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  4289. #define I2C_ICR_STOPCF_Pos (5U)
  4290. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  4291. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  4292. #define I2C_ICR_BERRCF_Pos (8U)
  4293. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  4294. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  4295. #define I2C_ICR_ARLOCF_Pos (9U)
  4296. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  4297. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  4298. #define I2C_ICR_OVRCF_Pos (10U)
  4299. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  4300. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  4301. #define I2C_ICR_PECCF_Pos (11U)
  4302. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  4303. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  4304. #define I2C_ICR_TIMOUTCF_Pos (12U)
  4305. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  4306. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  4307. #define I2C_ICR_ALERTCF_Pos (13U)
  4308. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  4309. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  4310. /****************** Bit definition for I2C_PECR register *********************/
  4311. #define I2C_PECR_PEC_Pos (0U)
  4312. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  4313. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  4314. /****************** Bit definition for I2C_RXDR register *********************/
  4315. #define I2C_RXDR_RXDATA_Pos (0U)
  4316. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  4317. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  4318. /****************** Bit definition for I2C_TXDR register *********************/
  4319. #define I2C_TXDR_TXDATA_Pos (0U)
  4320. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  4321. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  4322. /******************************************************************************/
  4323. /* */
  4324. /* Independent WATCHDOG */
  4325. /* */
  4326. /******************************************************************************/
  4327. /******************* Bit definition for IWDG_KR register ********************/
  4328. #define IWDG_KR_KEY_Pos (0U)
  4329. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  4330. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  4331. /******************* Bit definition for IWDG_PR register ********************/
  4332. #define IWDG_PR_PR_Pos (0U)
  4333. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  4334. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  4335. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  4336. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  4337. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  4338. /******************* Bit definition for IWDG_RLR register *******************/
  4339. #define IWDG_RLR_RL_Pos (0U)
  4340. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  4341. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  4342. /******************* Bit definition for IWDG_SR register ********************/
  4343. #define IWDG_SR_PVU_Pos (0U)
  4344. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  4345. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  4346. #define IWDG_SR_RVU_Pos (1U)
  4347. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  4348. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  4349. #define IWDG_SR_WVU_Pos (2U)
  4350. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  4351. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  4352. /******************* Bit definition for IWDG_KR register ********************/
  4353. #define IWDG_WINR_WIN_Pos (0U)
  4354. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  4355. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  4356. /******************************************************************************/
  4357. /* */
  4358. /* Firewall */
  4359. /* */
  4360. /******************************************************************************/
  4361. /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
  4362. #define FW_CSSA_ADD_Pos (8U)
  4363. #define FW_CSSA_ADD_Msk (0xFFFFUL << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
  4364. #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
  4365. #define FW_CSL_LENG_Pos (8U)
  4366. #define FW_CSL_LENG_Msk (0x3FFFUL << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
  4367. #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
  4368. #define FW_NVDSSA_ADD_Pos (8U)
  4369. #define FW_NVDSSA_ADD_Msk (0xFFFFUL << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
  4370. #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
  4371. #define FW_NVDSL_LENG_Pos (8U)
  4372. #define FW_NVDSL_LENG_Msk (0x3FFFUL << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
  4373. #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
  4374. #define FW_VDSSA_ADD_Pos (6U)
  4375. #define FW_VDSSA_ADD_Msk (0x7FFUL << FW_VDSSA_ADD_Pos) /*!< 0x0001FFC0 */
  4376. #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
  4377. #define FW_VDSL_LENG_Pos (6U)
  4378. #define FW_VDSL_LENG_Msk (0x7FFUL << FW_VDSL_LENG_Pos) /*!< 0x0001FFC0 */
  4379. #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
  4380. /**************************Bit definition for CR register *********************/
  4381. #define FW_CR_FPA_Pos (0U)
  4382. #define FW_CR_FPA_Msk (0x1UL << FW_CR_FPA_Pos) /*!< 0x00000001 */
  4383. #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
  4384. #define FW_CR_VDS_Pos (1U)
  4385. #define FW_CR_VDS_Msk (0x1UL << FW_CR_VDS_Pos) /*!< 0x00000002 */
  4386. #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
  4387. #define FW_CR_VDE_Pos (2U)
  4388. #define FW_CR_VDE_Msk (0x1UL << FW_CR_VDE_Pos) /*!< 0x00000004 */
  4389. #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
  4390. /******************************************************************************/
  4391. /* */
  4392. /* Power Control */
  4393. /* */
  4394. /******************************************************************************/
  4395. /******************** Bit definition for PWR_CR1 register ********************/
  4396. #define PWR_CR1_LPR_Pos (14U)
  4397. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  4398. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */
  4399. #define PWR_CR1_VOS_Pos (9U)
  4400. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  4401. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  4402. #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
  4403. #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
  4404. #define PWR_CR1_DBP_Pos (8U)
  4405. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  4406. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
  4407. #define PWR_CR1_LPMS_Pos (0U)
  4408. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  4409. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */
  4410. #define PWR_CR1_LPMS_STOP0 (0x00000000UL) /*!< Stop 0 mode */
  4411. #define PWR_CR1_LPMS_STOP1_Pos (0U)
  4412. #define PWR_CR1_LPMS_STOP1_Msk (0x1UL << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */
  4413. #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */
  4414. #define PWR_CR1_LPMS_STOP2_Pos (1U)
  4415. #define PWR_CR1_LPMS_STOP2_Msk (0x1UL << PWR_CR1_LPMS_STOP2_Pos) /*!< 0x00000002 */
  4416. #define PWR_CR1_LPMS_STOP2 PWR_CR1_LPMS_STOP2_Msk /*!< Stop 2 mode */
  4417. #define PWR_CR1_LPMS_STANDBY_Pos (0U)
  4418. #define PWR_CR1_LPMS_STANDBY_Msk (0x3UL << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */
  4419. #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */
  4420. #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U)
  4421. #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */
  4422. #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */
  4423. /******************** Bit definition for PWR_CR2 register ********************/
  4424. #define PWR_CR2_USV_Pos (10U)
  4425. #define PWR_CR2_USV_Msk (0x1UL << PWR_CR2_USV_Pos) /*!< 0x00000400 */
  4426. #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< VDD USB Supply Valid */
  4427. /*!< PVME Peripheral Voltage Monitor Enable */
  4428. #define PWR_CR2_PVME_Pos (4U)
  4429. #define PWR_CR2_PVME_Msk (0xDUL << PWR_CR2_PVME_Pos) /*!< 0x000000D0 */
  4430. #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */
  4431. #define PWR_CR2_PVME4_Pos (7U)
  4432. #define PWR_CR2_PVME4_Msk (0x1UL << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */
  4433. #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */
  4434. #define PWR_CR2_PVME3_Pos (6U)
  4435. #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
  4436. #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */
  4437. #define PWR_CR2_PVME1_Pos (4U)
  4438. #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
  4439. #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */
  4440. /*!< PVD level configuration */
  4441. #define PWR_CR2_PLS_Pos (1U)
  4442. #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
  4443. #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */
  4444. #define PWR_CR2_PLS_LEV0 (0x00000000UL) /*!< PVD level 0 */
  4445. #define PWR_CR2_PLS_LEV1_Pos (1U)
  4446. #define PWR_CR2_PLS_LEV1_Msk (0x1UL << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */
  4447. #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */
  4448. #define PWR_CR2_PLS_LEV2_Pos (2U)
  4449. #define PWR_CR2_PLS_LEV2_Msk (0x1UL << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */
  4450. #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */
  4451. #define PWR_CR2_PLS_LEV3_Pos (1U)
  4452. #define PWR_CR2_PLS_LEV3_Msk (0x3UL << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */
  4453. #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */
  4454. #define PWR_CR2_PLS_LEV4_Pos (3U)
  4455. #define PWR_CR2_PLS_LEV4_Msk (0x1UL << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */
  4456. #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */
  4457. #define PWR_CR2_PLS_LEV5_Pos (1U)
  4458. #define PWR_CR2_PLS_LEV5_Msk (0x5UL << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */
  4459. #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */
  4460. #define PWR_CR2_PLS_LEV6_Pos (2U)
  4461. #define PWR_CR2_PLS_LEV6_Msk (0x3UL << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */
  4462. #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */
  4463. #define PWR_CR2_PLS_LEV7_Pos (1U)
  4464. #define PWR_CR2_PLS_LEV7_Msk (0x7UL << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */
  4465. #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */
  4466. #define PWR_CR2_PVDE_Pos (0U)
  4467. #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
  4468. #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */
  4469. /******************** Bit definition for PWR_CR3 register ********************/
  4470. #define PWR_CR3_EIWUL_Pos (15U)
  4471. #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */
  4472. #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */
  4473. #define PWR_CR3_ENULP_Pos (11U)
  4474. #define PWR_CR3_ENULP_Msk (0x1UL << PWR_CR3_ENULP_Pos) /*!< 0x00000800 */
  4475. #define PWR_CR3_ENULP PWR_CR3_ENULP_Msk /*!< Enable ULP BORL, BORH and PVD for STOP2 and Standby modes */
  4476. #define PWR_CR3_APC_Pos (10U)
  4477. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  4478. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
  4479. #define PWR_CR3_RRS_Pos (8U)
  4480. #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
  4481. #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */
  4482. #define PWR_CR3_EWUP5_Pos (4U)
  4483. #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
  4484. #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */
  4485. #define PWR_CR3_EWUP4_Pos (3U)
  4486. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  4487. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */
  4488. #define PWR_CR3_EWUP3_Pos (2U)
  4489. #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
  4490. #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */
  4491. #define PWR_CR3_EWUP2_Pos (1U)
  4492. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  4493. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */
  4494. #define PWR_CR3_EWUP1_Pos (0U)
  4495. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  4496. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */
  4497. #define PWR_CR3_EWUP_Pos (0U)
  4498. #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
  4499. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */
  4500. /* Legacy defines */
  4501. #define PWR_CR3_EIWF_Pos PWR_CR3_EIWUL_Pos
  4502. #define PWR_CR3_EIWF_Msk PWR_CR3_EIWUL_Msk
  4503. #define PWR_CR3_EIWF PWR_CR3_EIWUL
  4504. /******************** Bit definition for PWR_CR4 register ********************/
  4505. #define PWR_CR4_EXT_SMPS_ON_Pos (13U)
  4506. #define PWR_CR4_EXT_SMPS_ON_Msk (0x1UL << PWR_CR4_EXT_SMPS_ON_Pos) /*!< 0x00002000 */
  4507. #define PWR_CR4_EXT_SMPS_ON PWR_CR4_EXT_SMPS_ON_Msk /*!< Inform the internal regulator on external SMPS switch status */
  4508. #define PWR_CR4_VBRS_Pos (9U)
  4509. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  4510. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
  4511. #define PWR_CR4_VBE_Pos (8U)
  4512. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  4513. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
  4514. #define PWR_CR4_WP5_Pos (4U)
  4515. #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
  4516. #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
  4517. #define PWR_CR4_WP4_Pos (3U)
  4518. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  4519. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
  4520. #define PWR_CR4_WP3_Pos (2U)
  4521. #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
  4522. #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */
  4523. #define PWR_CR4_WP2_Pos (1U)
  4524. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  4525. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
  4526. #define PWR_CR4_WP1_Pos (0U)
  4527. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  4528. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
  4529. /******************** Bit definition for PWR_SR1 register ********************/
  4530. #define PWR_SR1_WUFI_Pos (15U)
  4531. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  4532. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */
  4533. #define PWR_SR1_EXT_SMPS_RDY_Pos (13U)
  4534. #define PWR_SR1_EXT_SMPS_RDY_Msk (0x1UL << PWR_SR1_EXT_SMPS_RDY_Pos) /*!< 0x00002000 */
  4535. #define PWR_SR1_EXT_SMPS_RDY PWR_SR1_EXT_SMPS_RDY_Msk /*!< Switching to external SMPS Ready Flag */
  4536. #define PWR_SR1_SBF_Pos (8U)
  4537. #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
  4538. #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */
  4539. #define PWR_SR1_WUF_Pos (0U)
  4540. #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
  4541. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */
  4542. #define PWR_SR1_WUF5_Pos (4U)
  4543. #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
  4544. #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */
  4545. #define PWR_SR1_WUF4_Pos (3U)
  4546. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  4547. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */
  4548. #define PWR_SR1_WUF3_Pos (2U)
  4549. #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
  4550. #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */
  4551. #define PWR_SR1_WUF2_Pos (1U)
  4552. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  4553. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */
  4554. #define PWR_SR1_WUF1_Pos (0U)
  4555. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  4556. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */
  4557. /******************** Bit definition for PWR_SR2 register ********************/
  4558. #define PWR_SR2_PVMO4_Pos (15U)
  4559. #define PWR_SR2_PVMO4_Msk (0x1UL << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */
  4560. #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */
  4561. #define PWR_SR2_PVMO3_Pos (14U)
  4562. #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
  4563. #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */
  4564. #define PWR_SR2_PVMO1_Pos (12U)
  4565. #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
  4566. #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */
  4567. #define PWR_SR2_PVDO_Pos (11U)
  4568. #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
  4569. #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */
  4570. #define PWR_SR2_VOSF_Pos (10U)
  4571. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  4572. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
  4573. #define PWR_SR2_REGLPF_Pos (9U)
  4574. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  4575. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */
  4576. #define PWR_SR2_REGLPS_Pos (8U)
  4577. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  4578. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */
  4579. /******************** Bit definition for PWR_SCR register ********************/
  4580. #define PWR_SCR_CSBF_Pos (8U)
  4581. #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
  4582. #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */
  4583. #define PWR_SCR_CWUF_Pos (0U)
  4584. #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
  4585. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
  4586. #define PWR_SCR_CWUF5_Pos (4U)
  4587. #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
  4588. #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
  4589. #define PWR_SCR_CWUF4_Pos (3U)
  4590. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  4591. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
  4592. #define PWR_SCR_CWUF3_Pos (2U)
  4593. #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
  4594. #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */
  4595. #define PWR_SCR_CWUF2_Pos (1U)
  4596. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  4597. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
  4598. #define PWR_SCR_CWUF1_Pos (0U)
  4599. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  4600. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
  4601. /******************** Bit definition for PWR_PUCRA register ********************/
  4602. #define PWR_PUCRA_PA15_Pos (15U)
  4603. #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
  4604. #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */
  4605. #define PWR_PUCRA_PA13_Pos (13U)
  4606. #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
  4607. #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */
  4608. #define PWR_PUCRA_PA12_Pos (12U)
  4609. #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
  4610. #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */
  4611. #define PWR_PUCRA_PA11_Pos (11U)
  4612. #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
  4613. #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */
  4614. #define PWR_PUCRA_PA10_Pos (10U)
  4615. #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
  4616. #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */
  4617. #define PWR_PUCRA_PA9_Pos (9U)
  4618. #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
  4619. #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */
  4620. #define PWR_PUCRA_PA8_Pos (8U)
  4621. #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
  4622. #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */
  4623. #define PWR_PUCRA_PA7_Pos (7U)
  4624. #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
  4625. #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */
  4626. #define PWR_PUCRA_PA6_Pos (6U)
  4627. #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
  4628. #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */
  4629. #define PWR_PUCRA_PA5_Pos (5U)
  4630. #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
  4631. #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */
  4632. #define PWR_PUCRA_PA4_Pos (4U)
  4633. #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
  4634. #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */
  4635. #define PWR_PUCRA_PA3_Pos (3U)
  4636. #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
  4637. #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */
  4638. #define PWR_PUCRA_PA2_Pos (2U)
  4639. #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
  4640. #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */
  4641. #define PWR_PUCRA_PA1_Pos (1U)
  4642. #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
  4643. #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */
  4644. #define PWR_PUCRA_PA0_Pos (0U)
  4645. #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
  4646. #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */
  4647. /******************** Bit definition for PWR_PDCRA register ********************/
  4648. #define PWR_PDCRA_PA14_Pos (14U)
  4649. #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
  4650. #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */
  4651. #define PWR_PDCRA_PA12_Pos (12U)
  4652. #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
  4653. #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */
  4654. #define PWR_PDCRA_PA11_Pos (11U)
  4655. #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
  4656. #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */
  4657. #define PWR_PDCRA_PA10_Pos (10U)
  4658. #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
  4659. #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */
  4660. #define PWR_PDCRA_PA9_Pos (9U)
  4661. #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
  4662. #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */
  4663. #define PWR_PDCRA_PA8_Pos (8U)
  4664. #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
  4665. #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */
  4666. #define PWR_PDCRA_PA7_Pos (7U)
  4667. #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
  4668. #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */
  4669. #define PWR_PDCRA_PA6_Pos (6U)
  4670. #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
  4671. #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */
  4672. #define PWR_PDCRA_PA5_Pos (5U)
  4673. #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
  4674. #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */
  4675. #define PWR_PDCRA_PA4_Pos (4U)
  4676. #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
  4677. #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */
  4678. #define PWR_PDCRA_PA3_Pos (3U)
  4679. #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
  4680. #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */
  4681. #define PWR_PDCRA_PA2_Pos (2U)
  4682. #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
  4683. #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */
  4684. #define PWR_PDCRA_PA1_Pos (1U)
  4685. #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
  4686. #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */
  4687. #define PWR_PDCRA_PA0_Pos (0U)
  4688. #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
  4689. #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */
  4690. /******************** Bit definition for PWR_PUCRB register ********************/
  4691. #define PWR_PUCRB_PB15_Pos (15U)
  4692. #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
  4693. #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */
  4694. #define PWR_PUCRB_PB14_Pos (14U)
  4695. #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
  4696. #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */
  4697. #define PWR_PUCRB_PB13_Pos (13U)
  4698. #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
  4699. #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */
  4700. #define PWR_PUCRB_PB12_Pos (12U)
  4701. #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
  4702. #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */
  4703. #define PWR_PUCRB_PB11_Pos (11U)
  4704. #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
  4705. #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */
  4706. #define PWR_PUCRB_PB10_Pos (10U)
  4707. #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
  4708. #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */
  4709. #define PWR_PUCRB_PB9_Pos (9U)
  4710. #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
  4711. #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */
  4712. #define PWR_PUCRB_PB8_Pos (8U)
  4713. #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
  4714. #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */
  4715. #define PWR_PUCRB_PB7_Pos (7U)
  4716. #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
  4717. #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */
  4718. #define PWR_PUCRB_PB6_Pos (6U)
  4719. #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
  4720. #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */
  4721. #define PWR_PUCRB_PB5_Pos (5U)
  4722. #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
  4723. #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */
  4724. #define PWR_PUCRB_PB4_Pos (4U)
  4725. #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
  4726. #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */
  4727. #define PWR_PUCRB_PB3_Pos (3U)
  4728. #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
  4729. #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */
  4730. #define PWR_PUCRB_PB2_Pos (2U)
  4731. #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
  4732. #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */
  4733. #define PWR_PUCRB_PB1_Pos (1U)
  4734. #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
  4735. #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */
  4736. #define PWR_PUCRB_PB0_Pos (0U)
  4737. #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
  4738. #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */
  4739. /******************** Bit definition for PWR_PDCRB register ********************/
  4740. #define PWR_PDCRB_PB15_Pos (15U)
  4741. #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
  4742. #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */
  4743. #define PWR_PDCRB_PB14_Pos (14U)
  4744. #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
  4745. #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */
  4746. #define PWR_PDCRB_PB13_Pos (13U)
  4747. #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
  4748. #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */
  4749. #define PWR_PDCRB_PB12_Pos (12U)
  4750. #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
  4751. #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */
  4752. #define PWR_PDCRB_PB11_Pos (11U)
  4753. #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
  4754. #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */
  4755. #define PWR_PDCRB_PB10_Pos (10U)
  4756. #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
  4757. #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */
  4758. #define PWR_PDCRB_PB9_Pos (9U)
  4759. #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
  4760. #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */
  4761. #define PWR_PDCRB_PB8_Pos (8U)
  4762. #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
  4763. #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */
  4764. #define PWR_PDCRB_PB7_Pos (7U)
  4765. #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
  4766. #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */
  4767. #define PWR_PDCRB_PB6_Pos (6U)
  4768. #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
  4769. #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */
  4770. #define PWR_PDCRB_PB5_Pos (5U)
  4771. #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
  4772. #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */
  4773. #define PWR_PDCRB_PB3_Pos (3U)
  4774. #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
  4775. #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */
  4776. #define PWR_PDCRB_PB2_Pos (2U)
  4777. #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
  4778. #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */
  4779. #define PWR_PDCRB_PB1_Pos (1U)
  4780. #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
  4781. #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */
  4782. #define PWR_PDCRB_PB0_Pos (0U)
  4783. #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
  4784. #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */
  4785. /******************** Bit definition for PWR_PUCRC register ********************/
  4786. #define PWR_PUCRC_PC15_Pos (15U)
  4787. #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
  4788. #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */
  4789. #define PWR_PUCRC_PC14_Pos (14U)
  4790. #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
  4791. #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */
  4792. #define PWR_PUCRC_PC13_Pos (13U)
  4793. #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
  4794. #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */
  4795. #define PWR_PUCRC_PC12_Pos (12U)
  4796. #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
  4797. #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */
  4798. #define PWR_PUCRC_PC11_Pos (11U)
  4799. #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
  4800. #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */
  4801. #define PWR_PUCRC_PC10_Pos (10U)
  4802. #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
  4803. #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */
  4804. #define PWR_PUCRC_PC9_Pos (9U)
  4805. #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
  4806. #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */
  4807. #define PWR_PUCRC_PC8_Pos (8U)
  4808. #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
  4809. #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */
  4810. #define PWR_PUCRC_PC7_Pos (7U)
  4811. #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
  4812. #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */
  4813. #define PWR_PUCRC_PC6_Pos (6U)
  4814. #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
  4815. #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */
  4816. #define PWR_PUCRC_PC5_Pos (5U)
  4817. #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
  4818. #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */
  4819. #define PWR_PUCRC_PC4_Pos (4U)
  4820. #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
  4821. #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */
  4822. #define PWR_PUCRC_PC3_Pos (3U)
  4823. #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
  4824. #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */
  4825. #define PWR_PUCRC_PC2_Pos (2U)
  4826. #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
  4827. #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */
  4828. #define PWR_PUCRC_PC1_Pos (1U)
  4829. #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
  4830. #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */
  4831. #define PWR_PUCRC_PC0_Pos (0U)
  4832. #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
  4833. #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */
  4834. /******************** Bit definition for PWR_PDCRC register ********************/
  4835. #define PWR_PDCRC_PC15_Pos (15U)
  4836. #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
  4837. #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */
  4838. #define PWR_PDCRC_PC14_Pos (14U)
  4839. #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
  4840. #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */
  4841. #define PWR_PDCRC_PC13_Pos (13U)
  4842. #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
  4843. #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */
  4844. #define PWR_PDCRC_PC12_Pos (12U)
  4845. #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
  4846. #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */
  4847. #define PWR_PDCRC_PC11_Pos (11U)
  4848. #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
  4849. #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */
  4850. #define PWR_PDCRC_PC10_Pos (10U)
  4851. #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
  4852. #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */
  4853. #define PWR_PDCRC_PC9_Pos (9U)
  4854. #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
  4855. #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */
  4856. #define PWR_PDCRC_PC8_Pos (8U)
  4857. #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
  4858. #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */
  4859. #define PWR_PDCRC_PC7_Pos (7U)
  4860. #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
  4861. #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */
  4862. #define PWR_PDCRC_PC6_Pos (6U)
  4863. #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
  4864. #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */
  4865. #define PWR_PDCRC_PC5_Pos (5U)
  4866. #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
  4867. #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */
  4868. #define PWR_PDCRC_PC4_Pos (4U)
  4869. #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
  4870. #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */
  4871. #define PWR_PDCRC_PC3_Pos (3U)
  4872. #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
  4873. #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */
  4874. #define PWR_PDCRC_PC2_Pos (2U)
  4875. #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
  4876. #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */
  4877. #define PWR_PDCRC_PC1_Pos (1U)
  4878. #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
  4879. #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */
  4880. #define PWR_PDCRC_PC0_Pos (0U)
  4881. #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
  4882. #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */
  4883. /******************** Bit definition for PWR_PUCRD register ********************/
  4884. #define PWR_PUCRD_PD15_Pos (15U)
  4885. #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
  4886. #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */
  4887. #define PWR_PUCRD_PD14_Pos (14U)
  4888. #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
  4889. #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */
  4890. #define PWR_PUCRD_PD13_Pos (13U)
  4891. #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
  4892. #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */
  4893. #define PWR_PUCRD_PD12_Pos (12U)
  4894. #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
  4895. #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */
  4896. #define PWR_PUCRD_PD11_Pos (11U)
  4897. #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
  4898. #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */
  4899. #define PWR_PUCRD_PD10_Pos (10U)
  4900. #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
  4901. #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */
  4902. #define PWR_PUCRD_PD9_Pos (9U)
  4903. #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
  4904. #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */
  4905. #define PWR_PUCRD_PD8_Pos (8U)
  4906. #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
  4907. #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */
  4908. #define PWR_PUCRD_PD7_Pos (7U)
  4909. #define PWR_PUCRD_PD7_Msk (0x1UL << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */
  4910. #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */
  4911. #define PWR_PUCRD_PD6_Pos (6U)
  4912. #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
  4913. #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */
  4914. #define PWR_PUCRD_PD5_Pos (5U)
  4915. #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
  4916. #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */
  4917. #define PWR_PUCRD_PD4_Pos (4U)
  4918. #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
  4919. #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */
  4920. #define PWR_PUCRD_PD3_Pos (3U)
  4921. #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
  4922. #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */
  4923. #define PWR_PUCRD_PD2_Pos (2U)
  4924. #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
  4925. #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */
  4926. #define PWR_PUCRD_PD1_Pos (1U)
  4927. #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
  4928. #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */
  4929. #define PWR_PUCRD_PD0_Pos (0U)
  4930. #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
  4931. #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */
  4932. /******************** Bit definition for PWR_PDCRD register ********************/
  4933. #define PWR_PDCRD_PD15_Pos (15U)
  4934. #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
  4935. #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */
  4936. #define PWR_PDCRD_PD14_Pos (14U)
  4937. #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
  4938. #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */
  4939. #define PWR_PDCRD_PD13_Pos (13U)
  4940. #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
  4941. #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */
  4942. #define PWR_PDCRD_PD12_Pos (12U)
  4943. #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
  4944. #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */
  4945. #define PWR_PDCRD_PD11_Pos (11U)
  4946. #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
  4947. #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */
  4948. #define PWR_PDCRD_PD10_Pos (10U)
  4949. #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
  4950. #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */
  4951. #define PWR_PDCRD_PD9_Pos (9U)
  4952. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  4953. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */
  4954. #define PWR_PDCRD_PD8_Pos (8U)
  4955. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  4956. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */
  4957. #define PWR_PDCRD_PD7_Pos (7U)
  4958. #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
  4959. #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */
  4960. #define PWR_PDCRD_PD6_Pos (6U)
  4961. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  4962. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */
  4963. #define PWR_PDCRD_PD5_Pos (5U)
  4964. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  4965. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */
  4966. #define PWR_PDCRD_PD4_Pos (4U)
  4967. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  4968. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */
  4969. #define PWR_PDCRD_PD3_Pos (3U)
  4970. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  4971. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */
  4972. #define PWR_PDCRD_PD2_Pos (2U)
  4973. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  4974. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */
  4975. #define PWR_PDCRD_PD1_Pos (1U)
  4976. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  4977. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */
  4978. #define PWR_PDCRD_PD0_Pos (0U)
  4979. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  4980. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */
  4981. /******************** Bit definition for PWR_PUCRH register ********************/
  4982. #define PWR_PUCRH_PH3_Pos (3U)
  4983. #define PWR_PUCRH_PH3_Msk (0x1UL << PWR_PUCRH_PH3_Pos) /*!< 0x00000008 */
  4984. #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Port PH3 Pull-Up set */
  4985. #define PWR_PUCRH_PH1_Pos (1U)
  4986. #define PWR_PUCRH_PH1_Msk (0x1UL << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */
  4987. #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Port PH1 Pull-Up set */
  4988. #define PWR_PUCRH_PH0_Pos (0U)
  4989. #define PWR_PUCRH_PH0_Msk (0x1UL << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */
  4990. #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Port PH0 Pull-Up set */
  4991. /******************** Bit definition for PWR_PDCRH register ********************/
  4992. #define PWR_PDCRH_PH3_Pos (3U)
  4993. #define PWR_PDCRH_PH3_Msk (0x1UL << PWR_PDCRH_PH3_Pos) /*!< 0x00000008 */
  4994. #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Port PH3 Pull-Down set */
  4995. #define PWR_PDCRH_PH1_Pos (1U)
  4996. #define PWR_PDCRH_PH1_Msk (0x1UL << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */
  4997. #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Port PH1 Pull-Down set */
  4998. #define PWR_PDCRH_PH0_Pos (0U)
  4999. #define PWR_PDCRH_PH0_Msk (0x1UL << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */
  5000. #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Port PH0 Pull-Down set */
  5001. /******************************************************************************/
  5002. /* */
  5003. /* Reset and Clock Control */
  5004. /* */
  5005. /******************************************************************************/
  5006. /*
  5007. * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
  5008. */
  5009. #define RCC_HSI48_SUPPORT
  5010. /******************** Bit definition for RCC_CR register ********************/
  5011. #define RCC_CR_MSION_Pos (0U)
  5012. #define RCC_CR_MSION_Msk (0x1UL << RCC_CR_MSION_Pos) /*!< 0x00000001 */
  5013. #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */
  5014. #define RCC_CR_MSIRDY_Pos (1U)
  5015. #define RCC_CR_MSIRDY_Msk (0x1UL << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */
  5016. #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
  5017. #define RCC_CR_MSIPLLEN_Pos (2U)
  5018. #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */
  5019. #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */
  5020. #define RCC_CR_MSIRGSEL_Pos (3U)
  5021. #define RCC_CR_MSIRGSEL_Msk (0x1UL << RCC_CR_MSIRGSEL_Pos) /*!< 0x00000008 */
  5022. #define RCC_CR_MSIRGSEL RCC_CR_MSIRGSEL_Msk /*!< Internal Multi Speed oscillator (MSI) range selection */
  5023. /*!< MSIRANGE configuration : 12 frequency ranges available */
  5024. #define RCC_CR_MSIRANGE_Pos (4U)
  5025. #define RCC_CR_MSIRANGE_Msk (0xFUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */
  5026. #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */
  5027. #define RCC_CR_MSIRANGE_0 (0x0UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */
  5028. #define RCC_CR_MSIRANGE_1 (0x1UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */
  5029. #define RCC_CR_MSIRANGE_2 (0x2UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */
  5030. #define RCC_CR_MSIRANGE_3 (0x3UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */
  5031. #define RCC_CR_MSIRANGE_4 (0x4UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */
  5032. #define RCC_CR_MSIRANGE_5 (0x5UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */
  5033. #define RCC_CR_MSIRANGE_6 (0x6UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */
  5034. #define RCC_CR_MSIRANGE_7 (0x7UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */
  5035. #define RCC_CR_MSIRANGE_8 (0x8UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */
  5036. #define RCC_CR_MSIRANGE_9 (0x9UL << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */
  5037. #define RCC_CR_MSIRANGE_10 (0xAUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */
  5038. #define RCC_CR_MSIRANGE_11 (0xBUL << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */
  5039. #define RCC_CR_HSION_Pos (8U)
  5040. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  5041. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
  5042. #define RCC_CR_HSIKERON_Pos (9U)
  5043. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  5044. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
  5045. #define RCC_CR_HSIRDY_Pos (10U)
  5046. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  5047. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
  5048. #define RCC_CR_HSIASFS_Pos (11U)
  5049. #define RCC_CR_HSIASFS_Msk (0x1UL << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */
  5050. #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */
  5051. #define RCC_CR_HSEON_Pos (16U)
  5052. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  5053. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
  5054. #define RCC_CR_HSERDY_Pos (17U)
  5055. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  5056. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
  5057. #define RCC_CR_HSEBYP_Pos (18U)
  5058. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  5059. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */
  5060. #define RCC_CR_CSSON_Pos (19U)
  5061. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  5062. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  5063. #define RCC_CR_PLLON_Pos (24U)
  5064. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  5065. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  5066. #define RCC_CR_PLLRDY_Pos (25U)
  5067. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  5068. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  5069. /******************** Bit definition for RCC_ICSCR register ***************/
  5070. /*!< MSICAL configuration */
  5071. #define RCC_ICSCR_MSICAL_Pos (0U)
  5072. #define RCC_ICSCR_MSICAL_Msk (0xFFUL << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */
  5073. #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */
  5074. #define RCC_ICSCR_MSICAL_0 (0x01UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */
  5075. #define RCC_ICSCR_MSICAL_1 (0x02UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */
  5076. #define RCC_ICSCR_MSICAL_2 (0x04UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */
  5077. #define RCC_ICSCR_MSICAL_3 (0x08UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */
  5078. #define RCC_ICSCR_MSICAL_4 (0x10UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */
  5079. #define RCC_ICSCR_MSICAL_5 (0x20UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */
  5080. #define RCC_ICSCR_MSICAL_6 (0x40UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */
  5081. #define RCC_ICSCR_MSICAL_7 (0x80UL << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */
  5082. /*!< MSITRIM configuration */
  5083. #define RCC_ICSCR_MSITRIM_Pos (8U)
  5084. #define RCC_ICSCR_MSITRIM_Msk (0xFFUL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */
  5085. #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */
  5086. #define RCC_ICSCR_MSITRIM_0 (0x01UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */
  5087. #define RCC_ICSCR_MSITRIM_1 (0x02UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */
  5088. #define RCC_ICSCR_MSITRIM_2 (0x04UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */
  5089. #define RCC_ICSCR_MSITRIM_3 (0x08UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */
  5090. #define RCC_ICSCR_MSITRIM_4 (0x10UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */
  5091. #define RCC_ICSCR_MSITRIM_5 (0x20UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */
  5092. #define RCC_ICSCR_MSITRIM_6 (0x40UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */
  5093. #define RCC_ICSCR_MSITRIM_7 (0x80UL << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */
  5094. /*!< HSICAL configuration */
  5095. #define RCC_ICSCR_HSICAL_Pos (16U)
  5096. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
  5097. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  5098. #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
  5099. #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
  5100. #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
  5101. #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
  5102. #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
  5103. #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
  5104. #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
  5105. #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
  5106. /*!< HSITRIM configuration */
  5107. #define RCC_ICSCR_HSITRIM_Pos (24U)
  5108. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
  5109. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
  5110. #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
  5111. #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
  5112. #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
  5113. #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
  5114. #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
  5115. #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
  5116. #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
  5117. /******************** Bit definition for RCC_CFGR register ******************/
  5118. /*!< SW configuration */
  5119. #define RCC_CFGR_SW_Pos (0U)
  5120. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  5121. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  5122. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  5123. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  5124. #define RCC_CFGR_SW_MSI (0x00000000UL) /*!< MSI oscillator selection as system clock */
  5125. #define RCC_CFGR_SW_HSI (0x00000001UL) /*!< HSI16 oscillator selection as system clock */
  5126. #define RCC_CFGR_SW_HSE (0x00000002UL) /*!< HSE oscillator selection as system clock */
  5127. #define RCC_CFGR_SW_PLL (0x00000003UL) /*!< PLL selection as system clock */
  5128. /*!< SWS configuration */
  5129. #define RCC_CFGR_SWS_Pos (2U)
  5130. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  5131. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  5132. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  5133. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  5134. #define RCC_CFGR_SWS_MSI (0x00000000UL) /*!< MSI oscillator used as system clock */
  5135. #define RCC_CFGR_SWS_HSI (0x00000004UL) /*!< HSI16 oscillator used as system clock */
  5136. #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE oscillator used as system clock */
  5137. #define RCC_CFGR_SWS_PLL (0x0000000CUL) /*!< PLL used as system clock */
  5138. /*!< HPRE configuration */
  5139. #define RCC_CFGR_HPRE_Pos (4U)
  5140. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  5141. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  5142. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  5143. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  5144. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  5145. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  5146. #define RCC_CFGR_HPRE_DIV1 (0x00000000UL) /*!< SYSCLK not divided */
  5147. #define RCC_CFGR_HPRE_DIV2 (0x00000080UL) /*!< SYSCLK divided by 2 */
  5148. #define RCC_CFGR_HPRE_DIV4 (0x00000090UL) /*!< SYSCLK divided by 4 */
  5149. #define RCC_CFGR_HPRE_DIV8 (0x000000A0UL) /*!< SYSCLK divided by 8 */
  5150. #define RCC_CFGR_HPRE_DIV16 (0x000000B0UL) /*!< SYSCLK divided by 16 */
  5151. #define RCC_CFGR_HPRE_DIV64 (0x000000C0UL) /*!< SYSCLK divided by 64 */
  5152. #define RCC_CFGR_HPRE_DIV128 (0x000000D0UL) /*!< SYSCLK divided by 128 */
  5153. #define RCC_CFGR_HPRE_DIV256 (0x000000E0UL) /*!< SYSCLK divided by 256 */
  5154. #define RCC_CFGR_HPRE_DIV512 (0x000000F0UL) /*!< SYSCLK divided by 512 */
  5155. /*!< PPRE1 configuration */
  5156. #define RCC_CFGR_PPRE1_Pos (8U)
  5157. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  5158. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */
  5159. #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  5160. #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  5161. #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  5162. #define RCC_CFGR_PPRE1_DIV1 (0x00000000UL) /*!< HCLK not divided */
  5163. #define RCC_CFGR_PPRE1_DIV2 (0x00000400UL) /*!< HCLK divided by 2 */
  5164. #define RCC_CFGR_PPRE1_DIV4 (0x00000500UL) /*!< HCLK divided by 4 */
  5165. #define RCC_CFGR_PPRE1_DIV8 (0x00000600UL) /*!< HCLK divided by 8 */
  5166. #define RCC_CFGR_PPRE1_DIV16 (0x00000700UL) /*!< HCLK divided by 16 */
  5167. /*!< PPRE2 configuration */
  5168. #define RCC_CFGR_PPRE2_Pos (11U)
  5169. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  5170. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  5171. #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  5172. #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  5173. #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  5174. #define RCC_CFGR_PPRE2_DIV1 (0x00000000UL) /*!< HCLK not divided */
  5175. #define RCC_CFGR_PPRE2_DIV2 (0x00002000UL) /*!< HCLK divided by 2 */
  5176. #define RCC_CFGR_PPRE2_DIV4 (0x00002800UL) /*!< HCLK divided by 4 */
  5177. #define RCC_CFGR_PPRE2_DIV8 (0x00003000UL) /*!< HCLK divided by 8 */
  5178. #define RCC_CFGR_PPRE2_DIV16 (0x00003800UL) /*!< HCLK divided by 16 */
  5179. #define RCC_CFGR_STOPWUCK_Pos (15U)
  5180. #define RCC_CFGR_STOPWUCK_Msk (0x1UL << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
  5181. #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
  5182. /*!< MCOSEL configuration */
  5183. #define RCC_CFGR_MCOSEL_Pos (24U)
  5184. #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  5185. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
  5186. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  5187. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  5188. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  5189. #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  5190. #define RCC_CFGR_MCOPRE_Pos (28U)
  5191. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  5192. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  5193. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  5194. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  5195. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  5196. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000UL) /*!< MCO is divided by 1 */
  5197. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000UL) /*!< MCO is divided by 2 */
  5198. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000UL) /*!< MCO is divided by 4 */
  5199. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000UL) /*!< MCO is divided by 8 */
  5200. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000UL) /*!< MCO is divided by 16 */
  5201. /* Legacy aliases */
  5202. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
  5203. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
  5204. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
  5205. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
  5206. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
  5207. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
  5208. /******************** Bit definition for RCC_PLLCFGR register ***************/
  5209. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  5210. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  5211. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  5212. #define RCC_PLLCFGR_PLLSRC_MSI_Pos (0U)
  5213. #define RCC_PLLCFGR_PLLSRC_MSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_MSI_Pos) /*!< 0x00000001 */
  5214. #define RCC_PLLCFGR_PLLSRC_MSI RCC_PLLCFGR_PLLSRC_MSI_Msk /*!< MSI oscillator source clock selected */
  5215. #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
  5216. #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
  5217. #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */
  5218. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
  5219. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
  5220. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */
  5221. #define RCC_PLLCFGR_PLLM_Pos (4U)
  5222. #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
  5223. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  5224. #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  5225. #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  5226. #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  5227. #define RCC_PLLCFGR_PLLN_Pos (8U)
  5228. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  5229. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  5230. #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  5231. #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  5232. #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  5233. #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  5234. #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  5235. #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  5236. #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  5237. #define RCC_PLLCFGR_PLLQEN_Pos (20U)
  5238. #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
  5239. #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
  5240. #define RCC_PLLCFGR_PLLQ_Pos (21U)
  5241. #define RCC_PLLCFGR_PLLQ_Msk (0x3UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */
  5242. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  5243. #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */
  5244. #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */
  5245. #define RCC_PLLCFGR_PLLREN_Pos (24U)
  5246. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
  5247. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  5248. #define RCC_PLLCFGR_PLLR_Pos (25U)
  5249. #define RCC_PLLCFGR_PLLR_Msk (0x3UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */
  5250. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  5251. #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */
  5252. #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */
  5253. /******************** Bit definition for RCC_CIER register ******************/
  5254. #define RCC_CIER_LSIRDYIE_Pos (0U)
  5255. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  5256. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  5257. #define RCC_CIER_LSERDYIE_Pos (1U)
  5258. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  5259. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  5260. #define RCC_CIER_MSIRDYIE_Pos (2U)
  5261. #define RCC_CIER_MSIRDYIE_Msk (0x1UL << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */
  5262. #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk
  5263. #define RCC_CIER_HSIRDYIE_Pos (3U)
  5264. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  5265. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  5266. #define RCC_CIER_HSERDYIE_Pos (4U)
  5267. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  5268. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  5269. #define RCC_CIER_PLLRDYIE_Pos (5U)
  5270. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  5271. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  5272. #define RCC_CIER_LSECSSIE_Pos (9U)
  5273. #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
  5274. #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
  5275. #define RCC_CIER_HSI48RDYIE_Pos (10U)
  5276. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */
  5277. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
  5278. /******************** Bit definition for RCC_CIFR register ******************/
  5279. #define RCC_CIFR_LSIRDYF_Pos (0U)
  5280. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  5281. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  5282. #define RCC_CIFR_LSERDYF_Pos (1U)
  5283. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  5284. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  5285. #define RCC_CIFR_MSIRDYF_Pos (2U)
  5286. #define RCC_CIFR_MSIRDYF_Msk (0x1UL << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */
  5287. #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk
  5288. #define RCC_CIFR_HSIRDYF_Pos (3U)
  5289. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  5290. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  5291. #define RCC_CIFR_HSERDYF_Pos (4U)
  5292. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  5293. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  5294. #define RCC_CIFR_PLLRDYF_Pos (5U)
  5295. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  5296. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  5297. #define RCC_CIFR_CSSF_Pos (8U)
  5298. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  5299. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  5300. #define RCC_CIFR_LSECSSF_Pos (9U)
  5301. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  5302. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  5303. #define RCC_CIFR_HSI48RDYF_Pos (10U)
  5304. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
  5305. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
  5306. /******************** Bit definition for RCC_CICR register ******************/
  5307. #define RCC_CICR_LSIRDYC_Pos (0U)
  5308. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  5309. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  5310. #define RCC_CICR_LSERDYC_Pos (1U)
  5311. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  5312. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  5313. #define RCC_CICR_MSIRDYC_Pos (2U)
  5314. #define RCC_CICR_MSIRDYC_Msk (0x1UL << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */
  5315. #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk
  5316. #define RCC_CICR_HSIRDYC_Pos (3U)
  5317. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  5318. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  5319. #define RCC_CICR_HSERDYC_Pos (4U)
  5320. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  5321. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  5322. #define RCC_CICR_PLLRDYC_Pos (5U)
  5323. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  5324. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  5325. #define RCC_CICR_CSSC_Pos (8U)
  5326. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  5327. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  5328. #define RCC_CICR_LSECSSC_Pos (9U)
  5329. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  5330. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  5331. #define RCC_CICR_HSI48RDYC_Pos (10U)
  5332. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
  5333. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
  5334. /******************** Bit definition for RCC_AHB1RSTR register **************/
  5335. #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
  5336. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
  5337. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  5338. #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
  5339. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
  5340. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  5341. #define RCC_AHB1RSTR_FLASHRST_Pos (8U)
  5342. #define RCC_AHB1RSTR_FLASHRST_Msk (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos) /*!< 0x00000100 */
  5343. #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk
  5344. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  5345. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  5346. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  5347. #define RCC_AHB1RSTR_TSCRST_Pos (16U)
  5348. #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
  5349. #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk
  5350. /******************** Bit definition for RCC_AHB2RSTR register **************/
  5351. #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
  5352. #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  5353. #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
  5354. #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
  5355. #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  5356. #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
  5357. #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
  5358. #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  5359. #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
  5360. #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
  5361. #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */
  5362. #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
  5363. #define RCC_AHB2RSTR_GPIOHRST_Pos (7U)
  5364. #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  5365. #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk
  5366. #define RCC_AHB2RSTR_ADCRST_Pos (13U)
  5367. #define RCC_AHB2RSTR_ADCRST_Msk (0x1UL << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */
  5368. #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk
  5369. #define RCC_AHB2RSTR_RNGRST_Pos (18U)
  5370. #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */
  5371. #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
  5372. /******************** Bit definition for RCC_AHB3RSTR register **************/
  5373. #define RCC_AHB3RSTR_QSPIRST_Pos (8U)
  5374. #define RCC_AHB3RSTR_QSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000100 */
  5375. #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk
  5376. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  5377. #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
  5378. #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
  5379. #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
  5380. #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
  5381. #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */
  5382. #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk
  5383. #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
  5384. #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
  5385. #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
  5386. #define RCC_APB1RSTR1_USART2RST_Pos (17U)
  5387. #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */
  5388. #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk
  5389. #define RCC_APB1RSTR1_USART3RST_Pos (18U)
  5390. #define RCC_APB1RSTR1_USART3RST_Msk (0x1UL << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */
  5391. #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk
  5392. #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
  5393. #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
  5394. #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
  5395. #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
  5396. #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */
  5397. #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk
  5398. #define RCC_APB1RSTR1_I2C3RST_Pos (23U)
  5399. #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */
  5400. #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk
  5401. #define RCC_APB1RSTR1_CRSRST_Pos (24U)
  5402. #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */
  5403. #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
  5404. #define RCC_APB1RSTR1_USBFSRST_Pos (26U)
  5405. #define RCC_APB1RSTR1_USBFSRST_Msk (0x1UL << RCC_APB1RSTR1_USBFSRST_Pos) /*!< 0x04000000 */
  5406. #define RCC_APB1RSTR1_USBFSRST RCC_APB1RSTR1_USBFSRST_Msk
  5407. #define RCC_APB1RSTR1_PWRRST_Pos (28U)
  5408. #define RCC_APB1RSTR1_PWRRST_Msk (0x1UL << RCC_APB1RSTR1_PWRRST_Pos) /*!< 0x10000000 */
  5409. #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk
  5410. #define RCC_APB1RSTR1_OPAMPRST_Pos (30U)
  5411. #define RCC_APB1RSTR1_OPAMPRST_Msk (0x1UL << RCC_APB1RSTR1_OPAMPRST_Pos) /*!< 0x40000000 */
  5412. #define RCC_APB1RSTR1_OPAMPRST RCC_APB1RSTR1_OPAMPRST_Msk
  5413. #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
  5414. #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
  5415. #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
  5416. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  5417. #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
  5418. #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */
  5419. #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
  5420. #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U)
  5421. #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
  5422. #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk
  5423. /******************** Bit definition for RCC_APB2RSTR register **************/
  5424. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  5425. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  5426. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  5427. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  5428. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  5429. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  5430. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  5431. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  5432. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  5433. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  5434. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  5435. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  5436. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  5437. #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  5438. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
  5439. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  5440. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  5441. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
  5442. /******************** Bit definition for RCC_AHB1ENR register ***************/
  5443. #define RCC_AHB1ENR_DMA1EN_Pos (0U)
  5444. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  5445. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  5446. #define RCC_AHB1ENR_DMA2EN_Pos (1U)
  5447. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  5448. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  5449. #define RCC_AHB1ENR_FLASHEN_Pos (8U)
  5450. #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */
  5451. #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk
  5452. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  5453. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  5454. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  5455. #define RCC_AHB1ENR_TSCEN_Pos (16U)
  5456. #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
  5457. #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk
  5458. /******************** Bit definition for RCC_AHB2ENR register ***************/
  5459. #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
  5460. #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  5461. #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
  5462. #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
  5463. #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  5464. #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
  5465. #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
  5466. #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  5467. #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
  5468. #define RCC_AHB2ENR_GPIODEN_Pos (3U)
  5469. #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
  5470. #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
  5471. #define RCC_AHB2ENR_GPIOHEN_Pos (7U)
  5472. #define RCC_AHB2ENR_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  5473. #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk
  5474. #define RCC_AHB2ENR_ADCEN_Pos (13U)
  5475. #define RCC_AHB2ENR_ADCEN_Msk (0x1UL << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */
  5476. #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk
  5477. #define RCC_AHB2ENR_RNGEN_Pos (18U)
  5478. #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00040000 */
  5479. #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
  5480. /******************** Bit definition for RCC_AHB3ENR register ***************/
  5481. #define RCC_AHB3ENR_QSPIEN_Pos (8U)
  5482. #define RCC_AHB3ENR_QSPIEN_Msk (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */
  5483. #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk
  5484. /******************** Bit definition for RCC_APB1ENR1 register ***************/
  5485. #define RCC_APB1ENR1_TIM2EN_Pos (0U)
  5486. #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
  5487. #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
  5488. #define RCC_APB1ENR1_TIM6EN_Pos (4U)
  5489. #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */
  5490. #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk
  5491. #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
  5492. #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
  5493. #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
  5494. #define RCC_APB1ENR1_WWDGEN_Pos (11U)
  5495. #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
  5496. #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
  5497. #define RCC_APB1ENR1_SPI2EN_Pos (14U)
  5498. #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
  5499. #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
  5500. #define RCC_APB1ENR1_USART2EN_Pos (17U)
  5501. #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */
  5502. #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk
  5503. #define RCC_APB1ENR1_USART3EN_Pos (18U)
  5504. #define RCC_APB1ENR1_USART3EN_Msk (0x1UL << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */
  5505. #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk
  5506. #define RCC_APB1ENR1_I2C1EN_Pos (21U)
  5507. #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
  5508. #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
  5509. #define RCC_APB1ENR1_I2C2EN_Pos (22U)
  5510. #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */
  5511. #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk
  5512. #define RCC_APB1ENR1_I2C3EN_Pos (23U)
  5513. #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
  5514. #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk
  5515. #define RCC_APB1ENR1_CRSEN_Pos (24U)
  5516. #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
  5517. #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
  5518. #define RCC_APB1ENR1_USBFSEN_Pos (26U)
  5519. #define RCC_APB1ENR1_USBFSEN_Msk (0x1UL << RCC_APB1ENR1_USBFSEN_Pos) /*!< 0x04000000 */
  5520. #define RCC_APB1ENR1_USBFSEN RCC_APB1ENR1_USBFSEN_Msk
  5521. #define RCC_APB1ENR1_PWREN_Pos (28U)
  5522. #define RCC_APB1ENR1_PWREN_Msk (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
  5523. #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk
  5524. #define RCC_APB1ENR1_OPAMPEN_Pos (30U)
  5525. #define RCC_APB1ENR1_OPAMPEN_Msk (0x1UL << RCC_APB1ENR1_OPAMPEN_Pos) /*!< 0x40000000 */
  5526. #define RCC_APB1ENR1_OPAMPEN RCC_APB1ENR1_OPAMPEN_Msk
  5527. #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
  5528. #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
  5529. #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
  5530. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  5531. #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
  5532. #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
  5533. #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
  5534. #define RCC_APB1ENR2_LPTIM2EN_Pos (5U)
  5535. #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
  5536. #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk
  5537. /******************** Bit definition for RCC_APB2ENR register ***************/
  5538. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  5539. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
  5540. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  5541. #define RCC_APB2ENR_FWEN_Pos (7U)
  5542. #define RCC_APB2ENR_FWEN_Msk (0x1UL << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
  5543. #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk
  5544. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  5545. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  5546. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  5547. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  5548. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  5549. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  5550. #define RCC_APB2ENR_USART1EN_Pos (14U)
  5551. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  5552. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  5553. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  5554. #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  5555. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
  5556. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  5557. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  5558. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
  5559. /******************** Bit definition for RCC_AHB1SMENR register ***************/
  5560. #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
  5561. #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
  5562. #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
  5563. #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
  5564. #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
  5565. #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
  5566. #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
  5567. #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
  5568. #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk
  5569. #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
  5570. #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
  5571. #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
  5572. #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
  5573. #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  5574. #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
  5575. #define RCC_AHB1SMENR_TSCSMEN_Pos (16U)
  5576. #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
  5577. #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk
  5578. /******************** Bit definition for RCC_AHB2SMENR register *************/
  5579. #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
  5580. #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
  5581. #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
  5582. #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
  5583. #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
  5584. #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
  5585. #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
  5586. #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
  5587. #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
  5588. #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
  5589. #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
  5590. #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
  5591. #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U)
  5592. #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
  5593. #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk
  5594. #define RCC_AHB2SMENR_SRAM2SMEN_Pos (9U)
  5595. #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x00000200 */
  5596. #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk
  5597. #define RCC_AHB2SMENR_ADCSMEN_Pos (13U)
  5598. #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1UL << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
  5599. #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk
  5600. #define RCC_AHB2SMENR_RNGSMEN_Pos (18U)
  5601. #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
  5602. #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk
  5603. /******************** Bit definition for RCC_AHB3SMENR register *************/
  5604. #define RCC_AHB3SMENR_QSPISMEN_Pos (8U)
  5605. #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos) /*!< 0x00000100 */
  5606. #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk
  5607. /******************** Bit definition for RCC_APB1SMENR1 register *************/
  5608. #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
  5609. #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
  5610. #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
  5611. #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
  5612. #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
  5613. #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk
  5614. #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
  5615. #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
  5616. #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
  5617. #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
  5618. #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
  5619. #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
  5620. #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
  5621. #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  5622. #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
  5623. #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
  5624. #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
  5625. #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk
  5626. #define RCC_APB1SMENR1_USART3SMEN_Pos (18U)
  5627. #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
  5628. #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk
  5629. #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
  5630. #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  5631. #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
  5632. #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
  5633. #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
  5634. #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk
  5635. #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U)
  5636. #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
  5637. #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk
  5638. #define RCC_APB1SMENR1_CRSSMEN_Pos (24U)
  5639. #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
  5640. #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
  5641. #define RCC_APB1SMENR1_USBFSSMEN_Pos (26U)
  5642. #define RCC_APB1SMENR1_USBFSSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBFSSMEN_Pos) /*!< 0x04000000 */
  5643. #define RCC_APB1SMENR1_USBFSSMEN RCC_APB1SMENR1_USBFSSMEN_Msk
  5644. #define RCC_APB1SMENR1_PWRSMEN_Pos (28U)
  5645. #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
  5646. #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk
  5647. #define RCC_APB1SMENR1_OPAMPSMEN_Pos (30U)
  5648. #define RCC_APB1SMENR1_OPAMPSMEN_Msk (0x1UL << RCC_APB1SMENR1_OPAMPSMEN_Pos) /*!< 0x40000000 */
  5649. #define RCC_APB1SMENR1_OPAMPSMEN RCC_APB1SMENR1_OPAMPSMEN_Msk
  5650. #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
  5651. #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  5652. #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
  5653. /******************** Bit definition for RCC_APB1SMENR2 register *************/
  5654. #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
  5655. #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
  5656. #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
  5657. #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U)
  5658. #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
  5659. #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk
  5660. /******************** Bit definition for RCC_APB2SMENR register *************/
  5661. #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
  5662. #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  5663. #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
  5664. #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
  5665. #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
  5666. #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
  5667. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  5668. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  5669. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
  5670. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  5671. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  5672. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
  5673. #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
  5674. #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */
  5675. #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk
  5676. #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
  5677. #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
  5678. #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
  5679. /******************** Bit definition for RCC_CCIPR register ******************/
  5680. #define RCC_CCIPR_USART1SEL_Pos (0U)
  5681. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  5682. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  5683. #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  5684. #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  5685. #define RCC_CCIPR_USART2SEL_Pos (2U)
  5686. #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
  5687. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
  5688. #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
  5689. #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
  5690. #define RCC_CCIPR_USART3SEL_Pos (4U)
  5691. #define RCC_CCIPR_USART3SEL_Msk (0x3UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */
  5692. #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk
  5693. #define RCC_CCIPR_USART3SEL_0 (0x1UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */
  5694. #define RCC_CCIPR_USART3SEL_1 (0x2UL << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */
  5695. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  5696. #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
  5697. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
  5698. #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
  5699. #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
  5700. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  5701. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  5702. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  5703. #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  5704. #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  5705. #define RCC_CCIPR_I2C2SEL_Pos (14U)
  5706. #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */
  5707. #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk
  5708. #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */
  5709. #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */
  5710. #define RCC_CCIPR_I2C3SEL_Pos (16U)
  5711. #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
  5712. #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
  5713. #define RCC_CCIPR_I2C3SEL_0 (0x1UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
  5714. #define RCC_CCIPR_I2C3SEL_1 (0x2UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
  5715. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  5716. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
  5717. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
  5718. #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
  5719. #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
  5720. #define RCC_CCIPR_LPTIM2SEL_Pos (20U)
  5721. #define RCC_CCIPR_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
  5722. #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk
  5723. #define RCC_CCIPR_LPTIM2SEL_0 (0x1UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
  5724. #define RCC_CCIPR_LPTIM2SEL_1 (0x2UL << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
  5725. #define RCC_CCIPR_CLK48SEL_Pos (26U)
  5726. #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
  5727. #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
  5728. #define RCC_CCIPR_CLK48SEL_0 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
  5729. #define RCC_CCIPR_CLK48SEL_1 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
  5730. /******************** Bit definition for RCC_BDCR register ******************/
  5731. #define RCC_BDCR_LSEON_Pos (0U)
  5732. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  5733. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  5734. #define RCC_BDCR_LSERDY_Pos (1U)
  5735. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  5736. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  5737. #define RCC_BDCR_LSEBYP_Pos (2U)
  5738. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  5739. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  5740. #define RCC_BDCR_LSEDRV_Pos (3U)
  5741. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  5742. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  5743. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  5744. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  5745. #define RCC_BDCR_LSECSSON_Pos (5U)
  5746. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  5747. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  5748. #define RCC_BDCR_LSECSSD_Pos (6U)
  5749. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  5750. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  5751. #define RCC_BDCR_LSESYSDIS_Pos (7U)
  5752. #define RCC_BDCR_LSESYSDIS_Msk (0x1UL << RCC_BDCR_LSESYSDIS_Pos) /*!< 0x00000080 */
  5753. #define RCC_BDCR_LSESYSDIS RCC_BDCR_LSESYSDIS_Msk
  5754. #define RCC_BDCR_RTCSEL_Pos (8U)
  5755. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  5756. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  5757. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  5758. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  5759. #define RCC_BDCR_RTCEN_Pos (15U)
  5760. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  5761. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  5762. #define RCC_BDCR_BDRST_Pos (16U)
  5763. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  5764. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  5765. #define RCC_BDCR_LSCOEN_Pos (24U)
  5766. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  5767. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  5768. #define RCC_BDCR_LSCOSEL_Pos (25U)
  5769. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  5770. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  5771. /******************** Bit definition for RCC_CSR register *******************/
  5772. #define RCC_CSR_LSION_Pos (0U)
  5773. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  5774. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  5775. #define RCC_CSR_LSIRDY_Pos (1U)
  5776. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  5777. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  5778. #define RCC_CSR_LSIPREDIV_Pos (4U)
  5779. #define RCC_CSR_LSIPREDIV_Msk (0x1UL << RCC_CSR_LSIPREDIV_Pos) /*!< 0x00000010 */
  5780. #define RCC_CSR_LSIPREDIV RCC_CSR_LSIPREDIV_Msk
  5781. #define RCC_CSR_MSISRANGE_Pos (8U)
  5782. #define RCC_CSR_MSISRANGE_Msk (0xFUL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000F00 */
  5783. #define RCC_CSR_MSISRANGE RCC_CSR_MSISRANGE_Msk
  5784. #define RCC_CSR_MSISRANGE_1 (0x4UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000400 */
  5785. #define RCC_CSR_MSISRANGE_2 (0x5UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000500 */
  5786. #define RCC_CSR_MSISRANGE_4 (0x6UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000600 */
  5787. #define RCC_CSR_MSISRANGE_8 (0x7UL << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000700 */
  5788. #define RCC_CSR_RMVF_Pos (23U)
  5789. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  5790. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  5791. #define RCC_CSR_FWRSTF_Pos (24U)
  5792. #define RCC_CSR_FWRSTF_Msk (0x1UL << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
  5793. #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk
  5794. #define RCC_CSR_OBLRSTF_Pos (25U)
  5795. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  5796. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  5797. #define RCC_CSR_PINRSTF_Pos (26U)
  5798. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  5799. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  5800. #define RCC_CSR_BORRSTF_Pos (27U)
  5801. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
  5802. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  5803. #define RCC_CSR_SFTRSTF_Pos (28U)
  5804. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  5805. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  5806. #define RCC_CSR_IWDGRSTF_Pos (29U)
  5807. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  5808. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  5809. #define RCC_CSR_WWDGRSTF_Pos (30U)
  5810. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  5811. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  5812. #define RCC_CSR_LPWRRSTF_Pos (31U)
  5813. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  5814. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  5815. /******************** Bit definition for RCC_CRRCR register *****************/
  5816. #define RCC_CRRCR_HSI48ON_Pos (0U)
  5817. #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
  5818. #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
  5819. #define RCC_CRRCR_HSI48RDY_Pos (1U)
  5820. #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
  5821. #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
  5822. /*!< HSI48CAL configuration */
  5823. #define RCC_CRRCR_HSI48CAL_Pos (7U)
  5824. #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */
  5825. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */
  5826. #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
  5827. #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
  5828. #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */
  5829. #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */
  5830. #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */
  5831. #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */
  5832. #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */
  5833. #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */
  5834. #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */
  5835. /******************************************************************************/
  5836. /* */
  5837. /* RNG */
  5838. /* */
  5839. /******************************************************************************/
  5840. /******************** Bits definition for RNG_CR register *******************/
  5841. #define RNG_CR_RNGEN_Pos (2U)
  5842. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  5843. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  5844. #define RNG_CR_IE_Pos (3U)
  5845. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  5846. #define RNG_CR_IE RNG_CR_IE_Msk
  5847. /******************** Bits definition for RNG_SR register *******************/
  5848. #define RNG_SR_DRDY_Pos (0U)
  5849. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  5850. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  5851. #define RNG_SR_CECS_Pos (1U)
  5852. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  5853. #define RNG_SR_CECS RNG_SR_CECS_Msk
  5854. #define RNG_SR_SECS_Pos (2U)
  5855. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  5856. #define RNG_SR_SECS RNG_SR_SECS_Msk
  5857. #define RNG_SR_CEIS_Pos (5U)
  5858. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  5859. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  5860. #define RNG_SR_SEIS_Pos (6U)
  5861. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  5862. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  5863. /******************************************************************************/
  5864. /* */
  5865. /* Real-Time Clock (RTC) */
  5866. /* */
  5867. /******************************************************************************/
  5868. /*
  5869. * @brief Specific device feature definitions
  5870. */
  5871. #define RTC_TAMPER1_SUPPORT
  5872. #define RTC_TAMPER2_SUPPORT
  5873. #define RTC_WAKEUP_SUPPORT
  5874. #define RTC_BACKUP_SUPPORT
  5875. /******************** Bits definition for RTC_TR register *******************/
  5876. #define RTC_TR_PM_Pos (22U)
  5877. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  5878. #define RTC_TR_PM RTC_TR_PM_Msk
  5879. #define RTC_TR_HT_Pos (20U)
  5880. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  5881. #define RTC_TR_HT RTC_TR_HT_Msk
  5882. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  5883. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  5884. #define RTC_TR_HU_Pos (16U)
  5885. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  5886. #define RTC_TR_HU RTC_TR_HU_Msk
  5887. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  5888. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  5889. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  5890. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  5891. #define RTC_TR_MNT_Pos (12U)
  5892. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  5893. #define RTC_TR_MNT RTC_TR_MNT_Msk
  5894. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  5895. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  5896. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  5897. #define RTC_TR_MNU_Pos (8U)
  5898. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  5899. #define RTC_TR_MNU RTC_TR_MNU_Msk
  5900. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  5901. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  5902. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  5903. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  5904. #define RTC_TR_ST_Pos (4U)
  5905. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  5906. #define RTC_TR_ST RTC_TR_ST_Msk
  5907. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  5908. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  5909. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  5910. #define RTC_TR_SU_Pos (0U)
  5911. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  5912. #define RTC_TR_SU RTC_TR_SU_Msk
  5913. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  5914. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  5915. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  5916. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  5917. /******************** Bits definition for RTC_DR register *******************/
  5918. #define RTC_DR_YT_Pos (20U)
  5919. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  5920. #define RTC_DR_YT RTC_DR_YT_Msk
  5921. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  5922. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  5923. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  5924. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  5925. #define RTC_DR_YU_Pos (16U)
  5926. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  5927. #define RTC_DR_YU RTC_DR_YU_Msk
  5928. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  5929. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  5930. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  5931. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  5932. #define RTC_DR_WDU_Pos (13U)
  5933. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  5934. #define RTC_DR_WDU RTC_DR_WDU_Msk
  5935. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  5936. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  5937. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  5938. #define RTC_DR_MT_Pos (12U)
  5939. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  5940. #define RTC_DR_MT RTC_DR_MT_Msk
  5941. #define RTC_DR_MU_Pos (8U)
  5942. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  5943. #define RTC_DR_MU RTC_DR_MU_Msk
  5944. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  5945. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  5946. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  5947. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  5948. #define RTC_DR_DT_Pos (4U)
  5949. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  5950. #define RTC_DR_DT RTC_DR_DT_Msk
  5951. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  5952. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  5953. #define RTC_DR_DU_Pos (0U)
  5954. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  5955. #define RTC_DR_DU RTC_DR_DU_Msk
  5956. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  5957. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  5958. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  5959. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  5960. /******************** Bits definition for RTC_SSR register ******************/
  5961. #define RTC_SSR_SS_Pos (0U)
  5962. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  5963. #define RTC_SSR_SS RTC_SSR_SS_Msk
  5964. /******************** Bits definition for RTC_ICSR register ******************/
  5965. #define RTC_ICSR_RECALPF_Pos (16U)
  5966. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  5967. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  5968. #define RTC_ICSR_INIT_Pos (7U)
  5969. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  5970. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  5971. #define RTC_ICSR_INITF_Pos (6U)
  5972. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  5973. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  5974. #define RTC_ICSR_RSF_Pos (5U)
  5975. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  5976. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  5977. #define RTC_ICSR_INITS_Pos (4U)
  5978. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  5979. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  5980. #define RTC_ICSR_SHPF_Pos (3U)
  5981. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  5982. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  5983. #define RTC_ICSR_WUTWF_Pos (2U)
  5984. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  5985. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
  5986. #define RTC_ICSR_ALRBWF_Pos (1U)
  5987. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  5988. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  5989. #define RTC_ICSR_ALRAWF_Pos (0U)
  5990. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  5991. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  5992. /******************** Bits definition for RTC_PRER register *****************/
  5993. #define RTC_PRER_PREDIV_A_Pos (16U)
  5994. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  5995. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  5996. #define RTC_PRER_PREDIV_S_Pos (0U)
  5997. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  5998. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  5999. /******************** Bits definition for RTC_WUTR register *****************/
  6000. #define RTC_WUTR_WUTOCLR_Pos (16U)
  6001. #define RTC_WUTR_WUTOCLR_Msk (0xFFFFUL << RTC_WUTR_WUTOCLR_Pos) /*!< 0x0000FFFF */
  6002. #define RTC_WUTR_WUTOCLR RTC_WUTR_WUTOCLR_Msk
  6003. #define RTC_WUTR_WUT_Pos (0U)
  6004. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  6005. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  6006. /******************** Bits definition for RTC_CR register *******************/
  6007. #define RTC_CR_OUT2EN_Pos (31U)
  6008. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  6009. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */
  6010. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  6011. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  6012. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */
  6013. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  6014. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  6015. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */
  6016. #define RTC_CR_TAMPOE_Pos (26U)
  6017. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  6018. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */
  6019. #define RTC_CR_TAMPTS_Pos (25U)
  6020. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  6021. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */
  6022. #define RTC_CR_ITSE_Pos (24U)
  6023. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  6024. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!<Timestamp on internal event enable */
  6025. #define RTC_CR_COE_Pos (23U)
  6026. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  6027. #define RTC_CR_COE RTC_CR_COE_Msk
  6028. #define RTC_CR_OSEL_Pos (21U)
  6029. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  6030. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  6031. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  6032. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  6033. #define RTC_CR_POL_Pos (20U)
  6034. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  6035. #define RTC_CR_POL RTC_CR_POL_Msk
  6036. #define RTC_CR_COSEL_Pos (19U)
  6037. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  6038. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  6039. #define RTC_CR_BKP_Pos (18U)
  6040. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  6041. #define RTC_CR_BKP RTC_CR_BKP_Msk
  6042. #define RTC_CR_SUB1H_Pos (17U)
  6043. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  6044. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  6045. #define RTC_CR_ADD1H_Pos (16U)
  6046. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  6047. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  6048. #define RTC_CR_TSIE_Pos (15U)
  6049. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  6050. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  6051. #define RTC_CR_WUTIE_Pos (14U)
  6052. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  6053. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  6054. #define RTC_CR_ALRBIE_Pos (13U)
  6055. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  6056. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  6057. #define RTC_CR_ALRAIE_Pos (12U)
  6058. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  6059. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  6060. #define RTC_CR_TSE_Pos (11U)
  6061. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  6062. #define RTC_CR_TSE RTC_CR_TSE_Msk
  6063. #define RTC_CR_WUTE_Pos (10U)
  6064. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  6065. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  6066. #define RTC_CR_ALRBE_Pos (9U)
  6067. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  6068. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  6069. #define RTC_CR_ALRAE_Pos (8U)
  6070. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  6071. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  6072. #define RTC_CR_FMT_Pos (6U)
  6073. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  6074. #define RTC_CR_FMT RTC_CR_FMT_Msk
  6075. #define RTC_CR_BYPSHAD_Pos (5U)
  6076. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  6077. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  6078. #define RTC_CR_REFCKON_Pos (4U)
  6079. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  6080. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  6081. #define RTC_CR_TSEDGE_Pos (3U)
  6082. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  6083. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  6084. #define RTC_CR_WUCKSEL_Pos (0U)
  6085. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  6086. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  6087. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  6088. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  6089. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  6090. /******************** Bits definition for RTC_WPR register ******************/
  6091. #define RTC_WPR_KEY_Pos (0U)
  6092. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  6093. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  6094. /******************** Bits definition for RTC_CALR register *****************/
  6095. #define RTC_CALR_CALP_Pos (15U)
  6096. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  6097. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  6098. #define RTC_CALR_CALW8_Pos (14U)
  6099. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  6100. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  6101. #define RTC_CALR_CALW16_Pos (13U)
  6102. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  6103. #define RTC_CALR_LPCAL RTC_CALR_LPCAL_Msk
  6104. #define RTC_CALR_LPCAL_Pos (12U)
  6105. #define RTC_CALR_LPCAL_Msk (0x1UL << RTC_CALR_LPCAL_Pos) /*!< 0x00001000 */
  6106. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  6107. #define RTC_CALR_CALM_Pos (0U)
  6108. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  6109. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  6110. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  6111. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  6112. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  6113. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  6114. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  6115. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  6116. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  6117. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  6118. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  6119. /******************** Bits definition for RTC_SHIFTR register ***************/
  6120. #define RTC_SHIFTR_ADD1S_Pos (31U)
  6121. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  6122. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  6123. #define RTC_SHIFTR_SUBFS_Pos (0U)
  6124. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  6125. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  6126. /******************** Bits definition for RTC_TSTR register *****************/
  6127. #define RTC_TSTR_PM_Pos (22U)
  6128. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  6129. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  6130. #define RTC_TSTR_HT_Pos (20U)
  6131. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  6132. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  6133. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  6134. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  6135. #define RTC_TSTR_HU_Pos (16U)
  6136. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  6137. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  6138. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  6139. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  6140. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  6141. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  6142. #define RTC_TSTR_MNT_Pos (12U)
  6143. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  6144. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  6145. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  6146. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  6147. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  6148. #define RTC_TSTR_MNU_Pos (8U)
  6149. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  6150. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  6151. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  6152. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  6153. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  6154. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  6155. #define RTC_TSTR_ST_Pos (4U)
  6156. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  6157. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  6158. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  6159. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  6160. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  6161. #define RTC_TSTR_SU_Pos (0U)
  6162. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  6163. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  6164. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  6165. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  6166. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  6167. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  6168. /******************** Bits definition for RTC_TSDR register *****************/
  6169. #define RTC_TSDR_WDU_Pos (13U)
  6170. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  6171. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  6172. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  6173. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  6174. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  6175. #define RTC_TSDR_MT_Pos (12U)
  6176. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  6177. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  6178. #define RTC_TSDR_MU_Pos (8U)
  6179. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  6180. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  6181. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  6182. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  6183. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  6184. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  6185. #define RTC_TSDR_DT_Pos (4U)
  6186. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  6187. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  6188. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  6189. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  6190. #define RTC_TSDR_DU_Pos (0U)
  6191. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  6192. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  6193. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  6194. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  6195. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  6196. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  6197. /******************** Bits definition for RTC_TSSSR register ****************/
  6198. #define RTC_TSSSR_SS_Pos (0U)
  6199. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  6200. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  6201. /******************** Bits definition for RTC_ALRMAR register ***************/
  6202. #define RTC_ALRMAR_MSK4_Pos (31U)
  6203. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  6204. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  6205. #define RTC_ALRMAR_WDSEL_Pos (30U)
  6206. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  6207. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  6208. #define RTC_ALRMAR_DT_Pos (28U)
  6209. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  6210. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  6211. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  6212. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  6213. #define RTC_ALRMAR_DU_Pos (24U)
  6214. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  6215. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  6216. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  6217. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  6218. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  6219. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  6220. #define RTC_ALRMAR_MSK3_Pos (23U)
  6221. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  6222. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  6223. #define RTC_ALRMAR_PM_Pos (22U)
  6224. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  6225. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  6226. #define RTC_ALRMAR_HT_Pos (20U)
  6227. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  6228. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  6229. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  6230. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  6231. #define RTC_ALRMAR_HU_Pos (16U)
  6232. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  6233. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  6234. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  6235. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  6236. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  6237. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  6238. #define RTC_ALRMAR_MSK2_Pos (15U)
  6239. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  6240. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  6241. #define RTC_ALRMAR_MNT_Pos (12U)
  6242. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  6243. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  6244. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  6245. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  6246. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  6247. #define RTC_ALRMAR_MNU_Pos (8U)
  6248. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  6249. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  6250. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  6251. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  6252. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  6253. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  6254. #define RTC_ALRMAR_MSK1_Pos (7U)
  6255. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  6256. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  6257. #define RTC_ALRMAR_ST_Pos (4U)
  6258. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  6259. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  6260. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  6261. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  6262. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  6263. #define RTC_ALRMAR_SU_Pos (0U)
  6264. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  6265. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  6266. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  6267. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  6268. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  6269. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  6270. /******************** Bits definition for RTC_ALRMASSR register *************/
  6271. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  6272. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  6273. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  6274. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  6275. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  6276. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  6277. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  6278. #define RTC_ALRMASSR_SS_Pos (0U)
  6279. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  6280. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  6281. /******************** Bits definition for RTC_ALRMBR register ***************/
  6282. #define RTC_ALRMBR_MSK4_Pos (31U)
  6283. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  6284. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  6285. #define RTC_ALRMBR_WDSEL_Pos (30U)
  6286. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  6287. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  6288. #define RTC_ALRMBR_DT_Pos (28U)
  6289. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  6290. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  6291. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  6292. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  6293. #define RTC_ALRMBR_DU_Pos (24U)
  6294. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  6295. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  6296. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  6297. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  6298. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  6299. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  6300. #define RTC_ALRMBR_MSK3_Pos (23U)
  6301. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  6302. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  6303. #define RTC_ALRMBR_PM_Pos (22U)
  6304. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  6305. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  6306. #define RTC_ALRMBR_HT_Pos (20U)
  6307. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  6308. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  6309. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  6310. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  6311. #define RTC_ALRMBR_HU_Pos (16U)
  6312. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  6313. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  6314. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  6315. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  6316. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  6317. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  6318. #define RTC_ALRMBR_MSK2_Pos (15U)
  6319. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  6320. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  6321. #define RTC_ALRMBR_MNT_Pos (12U)
  6322. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  6323. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  6324. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  6325. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  6326. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  6327. #define RTC_ALRMBR_MNU_Pos (8U)
  6328. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  6329. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  6330. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  6331. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  6332. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  6333. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  6334. #define RTC_ALRMBR_MSK1_Pos (7U)
  6335. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  6336. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  6337. #define RTC_ALRMBR_ST_Pos (4U)
  6338. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  6339. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  6340. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  6341. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  6342. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  6343. #define RTC_ALRMBR_SU_Pos (0U)
  6344. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  6345. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  6346. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  6347. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  6348. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  6349. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  6350. /******************** Bits definition for RTC_ALRMBSSR register *************/
  6351. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  6352. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  6353. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  6354. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  6355. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  6356. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  6357. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  6358. #define RTC_ALRMBSSR_SS_Pos (0U)
  6359. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  6360. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  6361. /******************** Bits definition for RTC_SR register *******************/
  6362. #define RTC_SR_ITSF_Pos (5U)
  6363. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  6364. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  6365. #define RTC_SR_TSOVF_Pos (4U)
  6366. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  6367. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
  6368. #define RTC_SR_TSF_Pos (3U)
  6369. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  6370. #define RTC_SR_TSF RTC_SR_TSF_Msk
  6371. #define RTC_SR_WUTF_Pos (2U)
  6372. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  6373. #define RTC_SR_WUTF RTC_SR_WUTF_Msk
  6374. #define RTC_SR_ALRBF_Pos (1U)
  6375. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  6376. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  6377. #define RTC_SR_ALRAF_Pos (0U)
  6378. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  6379. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  6380. /******************** Bits definition for RTC_MISR register *****************/
  6381. #define RTC_MISR_ITSMF_Pos (5U)
  6382. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  6383. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  6384. #define RTC_MISR_TSOVMF_Pos (4U)
  6385. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  6386. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
  6387. #define RTC_MISR_TSMF_Pos (3U)
  6388. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  6389. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
  6390. #define RTC_MISR_WUTMF_Pos (2U)
  6391. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  6392. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
  6393. #define RTC_MISR_ALRBMF_Pos (1U)
  6394. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  6395. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  6396. #define RTC_MISR_ALRAMF_Pos (0U)
  6397. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  6398. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  6399. /******************** Bits definition for RTC_SCR register ******************/
  6400. #define RTC_SCR_CITSF_Pos (5U)
  6401. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  6402. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  6403. #define RTC_SCR_CTSOVF_Pos (4U)
  6404. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  6405. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
  6406. #define RTC_SCR_CTSF_Pos (3U)
  6407. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  6408. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
  6409. #define RTC_SCR_CWUTF_Pos (2U)
  6410. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  6411. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
  6412. #define RTC_SCR_CALRBF_Pos (1U)
  6413. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  6414. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  6415. #define RTC_SCR_CALRAF_Pos (0U)
  6416. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  6417. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  6418. /******************************************************************************/
  6419. /* */
  6420. /* Tamper and backup register (TAMP) */
  6421. /* */
  6422. /******************************************************************************/
  6423. /******************** Bits definition for TAMP_CR1 register *****************/
  6424. #define TAMP_CR1_TAMP1E_Pos (0U)
  6425. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  6426. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  6427. #define TAMP_CR1_TAMP2E_Pos (1U)
  6428. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  6429. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  6430. /******************** Bits definition for TAMP_CR2 register *****************/
  6431. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  6432. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  6433. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  6434. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  6435. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  6436. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  6437. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  6438. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  6439. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  6440. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  6441. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  6442. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  6443. #define TAMP_CR2_BKERASE_Pos (23U)
  6444. #define TAMP_CR2_BKERASE_Msk (0x1UL << TAMP_CR2_BKERASE_Pos) /*!< 0x00800000 */
  6445. #define TAMP_CR2_BKERASE TAMP_CR2_BKERASE_Msk
  6446. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  6447. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  6448. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  6449. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  6450. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  6451. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  6452. /******************** Bits definition for TAMP_FLTCR register ***************/
  6453. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  6454. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  6455. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  6456. #define TAMP_FLTCR_TAMPFREQ_0 (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000001 */
  6457. #define TAMP_FLTCR_TAMPFREQ_1 (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000002 */
  6458. #define TAMP_FLTCR_TAMPFREQ_2 (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000004 */
  6459. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  6460. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  6461. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  6462. #define TAMP_FLTCR_TAMPFLT_0 (0x1UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000008 */
  6463. #define TAMP_FLTCR_TAMPFLT_1 (0x2UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000010 */
  6464. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  6465. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  6466. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  6467. #define TAMP_FLTCR_TAMPPRCH_0 (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000020 */
  6468. #define TAMP_FLTCR_TAMPPRCH_1 (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000040 */
  6469. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  6470. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  6471. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  6472. /******************** Bits definition for TAMP_IER register *****************/
  6473. #define TAMP_IER_TAMP1IE_Pos (0U)
  6474. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  6475. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  6476. #define TAMP_IER_TAMP2IE_Pos (1U)
  6477. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  6478. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  6479. /******************** Bits definition for TAMP_SR register *****************/
  6480. #define TAMP_SR_TAMP1F_Pos (0U)
  6481. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  6482. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  6483. #define TAMP_SR_TAMP2F_Pos (1U)
  6484. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  6485. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  6486. /******************** Bits definition for TAMP_MISR register ************ *****/
  6487. #define TAMP_MISR_TAMP1MF_Pos (0U)
  6488. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  6489. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  6490. #define TAMP_MISR_TAMP2MF_Pos (1U)
  6491. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  6492. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  6493. /******************** Bits definition for TAMP_SCR register *****************/
  6494. #define TAMP_SCR_CTAMP1F_Pos (0U)
  6495. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  6496. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  6497. #define TAMP_SCR_CTAMP2F_Pos (1U)
  6498. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  6499. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  6500. /******************** Bits definition for TAMP_COUNTR register ***************/
  6501. #define TAMP_COUNTR_Pos (16U)
  6502. #define TAMP_COUNTR_Msk (0xFFFFUL << TAMP_COUNTR_Pos) /*!< 0xFFFF0000 */
  6503. #define TAMP_COUNTR TAMP_COUNTR_Msk
  6504. /******************** Bits definition for TAMP_BKP0R register ***************/
  6505. #define TAMP_BKP0R_Pos (0U)
  6506. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  6507. #define TAMP_BKP0R TAMP_BKP0R_Msk
  6508. /******************** Bits definition for TAMP_BKP1R register ****************/
  6509. #define TAMP_BKP1R_Pos (0U)
  6510. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  6511. #define TAMP_BKP1R TAMP_BKP1R_Msk
  6512. /******************** Bits definition for TAMP_BKP2R register ****************/
  6513. #define TAMP_BKP2R_Pos (0U)
  6514. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  6515. #define TAMP_BKP2R TAMP_BKP2R_Msk
  6516. /******************** Bits definition for TAMP_BKP3R register ****************/
  6517. #define TAMP_BKP3R_Pos (0U)
  6518. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  6519. #define TAMP_BKP3R TAMP_BKP3R_Msk
  6520. /******************** Bits definition for TAMP_BKP4R register ****************/
  6521. #define TAMP_BKP4R_Pos (0U)
  6522. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  6523. #define TAMP_BKP4R TAMP_BKP4R_Msk
  6524. /******************** Bits definition for TAMP_BKP5R register ****************/
  6525. #define TAMP_BKP5R_Pos (0U)
  6526. #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */
  6527. #define TAMP_BKP5R TAMP_BKP5R_Msk
  6528. /******************** Bits definition for TAMP_BKP6R register ****************/
  6529. #define TAMP_BKP6R_Pos (0U)
  6530. #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */
  6531. #define TAMP_BKP6R TAMP_BKP6R_Msk
  6532. /******************** Bits definition for TAMP_BKP7R register ****************/
  6533. #define TAMP_BKP7R_Pos (0U)
  6534. #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */
  6535. #define TAMP_BKP7R TAMP_BKP7R_Msk
  6536. /******************** Bits definition for TAMP_BKP8R register ****************/
  6537. #define TAMP_BKP8R_Pos (0U)
  6538. #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */
  6539. #define TAMP_BKP8R TAMP_BKP8R_Msk
  6540. /******************** Bits definition for TAMP_BKP9R register ****************/
  6541. #define TAMP_BKP9R_Pos (0U)
  6542. #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */
  6543. #define TAMP_BKP9R TAMP_BKP9R_Msk
  6544. /******************** Bits definition for TAMP_BKP10R register ***************/
  6545. #define TAMP_BKP10R_Pos (0U)
  6546. #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */
  6547. #define TAMP_BKP10R TAMP_BKP10R_Msk
  6548. /******************** Bits definition for TAMP_BKP11R register ***************/
  6549. #define TAMP_BKP11R_Pos (0U)
  6550. #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */
  6551. #define TAMP_BKP11R TAMP_BKP11R_Msk
  6552. /******************** Bits definition for TAMP_BKP12R register ***************/
  6553. #define TAMP_BKP12R_Pos (0U)
  6554. #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */
  6555. #define TAMP_BKP12R TAMP_BKP12R_Msk
  6556. /******************** Bits definition for TAMP_BKP13R register ***************/
  6557. #define TAMP_BKP13R_Pos (0U)
  6558. #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */
  6559. #define TAMP_BKP13R TAMP_BKP13R_Msk
  6560. /******************** Bits definition for TAMP_BKP14R register ***************/
  6561. #define TAMP_BKP14R_Pos (0U)
  6562. #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */
  6563. #define TAMP_BKP14R TAMP_BKP14R_Msk
  6564. /******************** Bits definition for TAMP_BKP15R register ***************/
  6565. #define TAMP_BKP15R_Pos (0U)
  6566. #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */
  6567. #define TAMP_BKP15R TAMP_BKP15R_Msk
  6568. /******************** Bits definition for TAMP_BKP16R register ***************/
  6569. #define TAMP_BKP16R_Pos (0U)
  6570. #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */
  6571. #define TAMP_BKP16R TAMP_BKP16R_Msk
  6572. /******************** Bits definition for TAMP_BKP17R register ***************/
  6573. #define TAMP_BKP17R_Pos (0U)
  6574. #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */
  6575. #define TAMP_BKP17R TAMP_BKP17R_Msk
  6576. /******************** Bits definition for TAMP_BKP18R register ***************/
  6577. #define TAMP_BKP18R_Pos (0U)
  6578. #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */
  6579. #define TAMP_BKP18R TAMP_BKP18R_Msk
  6580. /******************** Bits definition for TAMP_BKP19R register ***************/
  6581. #define TAMP_BKP19R_Pos (0U)
  6582. #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */
  6583. #define TAMP_BKP19R TAMP_BKP19R_Msk
  6584. /******************** Bits definition for TAMP_BKP20R register ***************/
  6585. #define TAMP_BKP20R_Pos (0U)
  6586. #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */
  6587. #define TAMP_BKP20R TAMP_BKP20R_Msk
  6588. /******************** Bits definition for TAMP_BKP21R register ***************/
  6589. #define TAMP_BKP21R_Pos (0U)
  6590. #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */
  6591. #define TAMP_BKP21R TAMP_BKP21R_Msk
  6592. /******************** Bits definition for TAMP_BKP22R register ***************/
  6593. #define TAMP_BKP22R_Pos (0U)
  6594. #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */
  6595. #define TAMP_BKP22R TAMP_BKP22R_Msk
  6596. /******************** Bits definition for TAMP_BKP23R register ***************/
  6597. #define TAMP_BKP23R_Pos (0U)
  6598. #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */
  6599. #define TAMP_BKP23R TAMP_BKP23R_Msk
  6600. /******************** Bits definition for TAMP_BKP24R register ***************/
  6601. #define TAMP_BKP24R_Pos (0U)
  6602. #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */
  6603. #define TAMP_BKP24R TAMP_BKP24R_Msk
  6604. /******************** Bits definition for TAMP_BKP25R register ***************/
  6605. #define TAMP_BKP25R_Pos (0U)
  6606. #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */
  6607. #define TAMP_BKP25R TAMP_BKP25R_Msk
  6608. /******************** Bits definition for TAMP_BKP26R register ***************/
  6609. #define TAMP_BKP26R_Pos (0U)
  6610. #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */
  6611. #define TAMP_BKP26R TAMP_BKP26R_Msk
  6612. /******************** Bits definition for TAMP_BKP27R register ***************/
  6613. #define TAMP_BKP27R_Pos (0U)
  6614. #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */
  6615. #define TAMP_BKP27R TAMP_BKP27R_Msk
  6616. /******************** Bits definition for TAMP_BKP28R register ***************/
  6617. #define TAMP_BKP28R_Pos (0U)
  6618. #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */
  6619. #define TAMP_BKP28R TAMP_BKP28R_Msk
  6620. /******************** Bits definition for TAMP_BKP29R register ***************/
  6621. #define TAMP_BKP29R_Pos (0U)
  6622. #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */
  6623. #define TAMP_BKP29R TAMP_BKP29R_Msk
  6624. /******************** Bits definition for TAMP_BKP30R register ***************/
  6625. #define TAMP_BKP30R_Pos (0U)
  6626. #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */
  6627. #define TAMP_BKP30R TAMP_BKP30R_Msk
  6628. /******************** Bits definition for TAMP_BKP31R register ***************/
  6629. #define TAMP_BKP31R_Pos (0U)
  6630. #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */
  6631. #define TAMP_BKP31R TAMP_BKP31R_Msk
  6632. /******************** Number of backup registers ******************************/
  6633. #define RTC_BKP_NUMBER 32U
  6634. /******************************************************************************/
  6635. /* */
  6636. /* Serial Peripheral Interface (SPI) */
  6637. /* */
  6638. /******************************************************************************/
  6639. /******************* Bit definition for SPI_CR1 register ********************/
  6640. #define SPI_CR1_CPHA_Pos (0U)
  6641. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  6642. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  6643. #define SPI_CR1_CPOL_Pos (1U)
  6644. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  6645. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  6646. #define SPI_CR1_MSTR_Pos (2U)
  6647. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  6648. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  6649. #define SPI_CR1_BR_Pos (3U)
  6650. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  6651. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  6652. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  6653. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  6654. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  6655. #define SPI_CR1_SPE_Pos (6U)
  6656. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  6657. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  6658. #define SPI_CR1_LSBFIRST_Pos (7U)
  6659. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  6660. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  6661. #define SPI_CR1_SSI_Pos (8U)
  6662. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  6663. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  6664. #define SPI_CR1_SSM_Pos (9U)
  6665. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  6666. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  6667. #define SPI_CR1_RXONLY_Pos (10U)
  6668. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  6669. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  6670. #define SPI_CR1_CRCL_Pos (11U)
  6671. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  6672. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  6673. #define SPI_CR1_CRCNEXT_Pos (12U)
  6674. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  6675. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  6676. #define SPI_CR1_CRCEN_Pos (13U)
  6677. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  6678. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  6679. #define SPI_CR1_BIDIOE_Pos (14U)
  6680. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  6681. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  6682. #define SPI_CR1_BIDIMODE_Pos (15U)
  6683. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  6684. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  6685. /******************* Bit definition for SPI_CR2 register ********************/
  6686. #define SPI_CR2_RXDMAEN_Pos (0U)
  6687. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  6688. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  6689. #define SPI_CR2_TXDMAEN_Pos (1U)
  6690. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  6691. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  6692. #define SPI_CR2_SSOE_Pos (2U)
  6693. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  6694. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  6695. #define SPI_CR2_NSSP_Pos (3U)
  6696. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  6697. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  6698. #define SPI_CR2_FRF_Pos (4U)
  6699. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  6700. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  6701. #define SPI_CR2_ERRIE_Pos (5U)
  6702. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  6703. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  6704. #define SPI_CR2_RXNEIE_Pos (6U)
  6705. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  6706. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  6707. #define SPI_CR2_TXEIE_Pos (7U)
  6708. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  6709. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  6710. #define SPI_CR2_DS_Pos (8U)
  6711. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  6712. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  6713. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  6714. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  6715. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  6716. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  6717. #define SPI_CR2_FRXTH_Pos (12U)
  6718. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  6719. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  6720. #define SPI_CR2_LDMARX_Pos (13U)
  6721. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  6722. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  6723. #define SPI_CR2_LDMATX_Pos (14U)
  6724. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  6725. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  6726. /******************** Bit definition for SPI_SR register ********************/
  6727. #define SPI_SR_RXNE_Pos (0U)
  6728. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  6729. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  6730. #define SPI_SR_TXE_Pos (1U)
  6731. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  6732. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  6733. #define SPI_SR_CHSIDE_Pos (2U)
  6734. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  6735. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  6736. #define SPI_SR_UDR_Pos (3U)
  6737. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  6738. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  6739. #define SPI_SR_CRCERR_Pos (4U)
  6740. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  6741. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  6742. #define SPI_SR_MODF_Pos (5U)
  6743. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  6744. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  6745. #define SPI_SR_OVR_Pos (6U)
  6746. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  6747. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  6748. #define SPI_SR_BSY_Pos (7U)
  6749. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  6750. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  6751. #define SPI_SR_FRE_Pos (8U)
  6752. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  6753. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  6754. #define SPI_SR_FRLVL_Pos (9U)
  6755. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  6756. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  6757. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  6758. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  6759. #define SPI_SR_FTLVL_Pos (11U)
  6760. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  6761. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  6762. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  6763. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  6764. /******************** Bit definition for SPI_DR register ********************/
  6765. #define SPI_DR_DR_Pos (0U)
  6766. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  6767. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  6768. /******************* Bit definition for SPI_CRCPR register ******************/
  6769. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  6770. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  6771. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  6772. /****************** Bit definition for SPI_RXCRCR register ******************/
  6773. #define SPI_RXCRCR_RXCRC_Pos (0U)
  6774. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  6775. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  6776. /****************** Bit definition for SPI_TXCRCR register ******************/
  6777. #define SPI_TXCRCR_TXCRC_Pos (0U)
  6778. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  6779. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  6780. /******************************************************************************/
  6781. /* */
  6782. /* QUADSPI */
  6783. /* */
  6784. /******************************************************************************/
  6785. /***************** Bit definition for QUADSPI_CR register *******************/
  6786. #define QUADSPI_CR_EN_Pos (0U)
  6787. #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
  6788. #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
  6789. #define QUADSPI_CR_ABORT_Pos (1U)
  6790. #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  6791. #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
  6792. #define QUADSPI_CR_DMAEN_Pos (2U)
  6793. #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  6794. #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
  6795. #define QUADSPI_CR_TCEN_Pos (3U)
  6796. #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  6797. #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  6798. #define QUADSPI_CR_SSHIFT_Pos (4U)
  6799. #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
  6800. #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
  6801. #define QUADSPI_CR_DFM_Pos (6U)
  6802. #define QUADSPI_CR_DFM_Msk (0x1UL << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */
  6803. #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */
  6804. #define QUADSPI_CR_FSEL_Pos (7U)
  6805. #define QUADSPI_CR_FSEL_Msk (0x1UL << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */
  6806. #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */
  6807. #define QUADSPI_CR_FTHRES_Pos (8U)
  6808. #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */
  6809. #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */
  6810. #define QUADSPI_CR_TEIE_Pos (16U)
  6811. #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  6812. #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  6813. #define QUADSPI_CR_TCIE_Pos (17U)
  6814. #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  6815. #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  6816. #define QUADSPI_CR_FTIE_Pos (18U)
  6817. #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  6818. #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  6819. #define QUADSPI_CR_SMIE_Pos (19U)
  6820. #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  6821. #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  6822. #define QUADSPI_CR_TOIE_Pos (20U)
  6823. #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  6824. #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  6825. #define QUADSPI_CR_APMS_Pos (22U)
  6826. #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
  6827. #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */
  6828. #define QUADSPI_CR_PMM_Pos (23U)
  6829. #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
  6830. #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
  6831. #define QUADSPI_CR_PRESCALER_Pos (24U)
  6832. #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
  6833. #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
  6834. /***************** Bit definition for QUADSPI_DCR register ******************/
  6835. #define QUADSPI_DCR_CKMODE_Pos (0U)
  6836. #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
  6837. #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  6838. #define QUADSPI_DCR_CSHT_Pos (8U)
  6839. #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
  6840. #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
  6841. #define QUADSPI_DCR_CSHT_0 (0x1UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
  6842. #define QUADSPI_DCR_CSHT_1 (0x2UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
  6843. #define QUADSPI_DCR_CSHT_2 (0x4UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
  6844. #define QUADSPI_DCR_FSIZE_Pos (16U)
  6845. #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
  6846. #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
  6847. /****************** Bit definition for QUADSPI_SR register *******************/
  6848. #define QUADSPI_SR_TEF_Pos (0U)
  6849. #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
  6850. #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  6851. #define QUADSPI_SR_TCF_Pos (1U)
  6852. #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
  6853. #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  6854. #define QUADSPI_SR_FTF_Pos (2U)
  6855. #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
  6856. #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
  6857. #define QUADSPI_SR_SMF_Pos (3U)
  6858. #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
  6859. #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
  6860. #define QUADSPI_SR_TOF_Pos (4U)
  6861. #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
  6862. #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
  6863. #define QUADSPI_SR_BUSY_Pos (5U)
  6864. #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  6865. #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
  6866. #define QUADSPI_SR_FLEVEL_Pos (8U)
  6867. #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
  6868. #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
  6869. /****************** Bit definition for QUADSPI_FCR register ******************/
  6870. #define QUADSPI_FCR_CTEF_Pos (0U)
  6871. #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  6872. #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  6873. #define QUADSPI_FCR_CTCF_Pos (1U)
  6874. #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  6875. #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  6876. #define QUADSPI_FCR_CSMF_Pos (3U)
  6877. #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  6878. #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  6879. #define QUADSPI_FCR_CTOF_Pos (4U)
  6880. #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  6881. #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  6882. /****************** Bit definition for QUADSPI_DLR register ******************/
  6883. #define QUADSPI_DLR_DL_Pos (0U)
  6884. #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  6885. #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
  6886. /****************** Bit definition for QUADSPI_CCR register ******************/
  6887. #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
  6888. #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
  6889. #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
  6890. #define QUADSPI_CCR_IMODE_Pos (8U)
  6891. #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
  6892. #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
  6893. #define QUADSPI_CCR_IMODE_0 (0x1UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
  6894. #define QUADSPI_CCR_IMODE_1 (0x2UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
  6895. #define QUADSPI_CCR_ADMODE_Pos (10U)
  6896. #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
  6897. #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
  6898. #define QUADSPI_CCR_ADMODE_0 (0x1UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  6899. #define QUADSPI_CCR_ADMODE_1 (0x2UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
  6900. #define QUADSPI_CCR_ADSIZE_Pos (12U)
  6901. #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  6902. #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
  6903. #define QUADSPI_CCR_ADSIZE_0 (0x1UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  6904. #define QUADSPI_CCR_ADSIZE_1 (0x2UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  6905. #define QUADSPI_CCR_ABMODE_Pos (14U)
  6906. #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
  6907. #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
  6908. #define QUADSPI_CCR_ABMODE_0 (0x1UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
  6909. #define QUADSPI_CCR_ABMODE_1 (0x2UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
  6910. #define QUADSPI_CCR_ABSIZE_Pos (16U)
  6911. #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
  6912. #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
  6913. #define QUADSPI_CCR_ABSIZE_0 (0x1UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
  6914. #define QUADSPI_CCR_ABSIZE_1 (0x2UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
  6915. #define QUADSPI_CCR_DCYC_Pos (18U)
  6916. #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
  6917. #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
  6918. #define QUADSPI_CCR_DMODE_Pos (24U)
  6919. #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
  6920. #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
  6921. #define QUADSPI_CCR_DMODE_0 (0x1UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  6922. #define QUADSPI_CCR_DMODE_1 (0x2UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  6923. #define QUADSPI_CCR_FMODE_Pos (26U)
  6924. #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
  6925. #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
  6926. #define QUADSPI_CCR_FMODE_0 (0x1UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
  6927. #define QUADSPI_CCR_FMODE_1 (0x2UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
  6928. #define QUADSPI_CCR_SIOO_Pos (28U)
  6929. #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
  6930. #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
  6931. #define QUADSPI_CCR_DHHC_Pos (30U)
  6932. #define QUADSPI_CCR_DHHC_Msk (0x1UL << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */
  6933. #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */
  6934. #define QUADSPI_CCR_DDRM_Pos (31U)
  6935. #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
  6936. #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
  6937. /****************** Bit definition for QUADSPI_AR register *******************/
  6938. #define QUADSPI_AR_ADDRESS_Pos (0U)
  6939. #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  6940. #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
  6941. /****************** Bit definition for QUADSPI_ABR register ******************/
  6942. #define QUADSPI_ABR_ALTERNATE_Pos (0U)
  6943. #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  6944. #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
  6945. /****************** Bit definition for QUADSPI_DR register *******************/
  6946. #define QUADSPI_DR_DATA_Pos (0U)
  6947. #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  6948. #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
  6949. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  6950. #define QUADSPI_PSMKR_MASK_Pos (0U)
  6951. #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
  6952. #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
  6953. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  6954. #define QUADSPI_PSMAR_MATCH_Pos (0U)
  6955. #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
  6956. #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
  6957. /****************** Bit definition for QUADSPI_PIR register *****************/
  6958. #define QUADSPI_PIR_INTERVAL_Pos (0U)
  6959. #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  6960. #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
  6961. /****************** Bit definition for QUADSPI_LPTR register *****************/
  6962. #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
  6963. #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  6964. #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
  6965. /******************************************************************************/
  6966. /* */
  6967. /* SYSCFG */
  6968. /* */
  6969. /******************************************************************************/
  6970. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  6971. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  6972. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
  6973. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  6974. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  6975. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  6976. #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
  6977. /****************** Bit definition for SYSCFG_CFGR1 register ******************/
  6978. #define SYSCFG_CFGR1_FWDIS_Pos (0U)
  6979. #define SYSCFG_CFGR1_FWDIS_Msk (0x1UL << SYSCFG_CFGR1_FWDIS_Pos) /*!< 0x00000001 */
  6980. #define SYSCFG_CFGR1_FWDIS SYSCFG_CFGR1_FWDIS_Msk /*!< FIREWALL access enable*/
  6981. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  6982. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  6983. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  6984. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  6985. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
  6986. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  6987. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  6988. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
  6989. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  6990. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  6991. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
  6992. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  6993. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  6994. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
  6995. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  6996. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  6997. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  6998. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  6999. #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
  7000. #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
  7001. #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  7002. #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U)
  7003. #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */
  7004. #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
  7005. #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000UL) /*!< Invalid operation Interrupt enable */
  7006. #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000UL) /*!< Divide-by-zero Interrupt enable */
  7007. #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000UL) /*!< Underflow Interrupt enable */
  7008. #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000UL) /*!< Overflow Interrupt enable */
  7009. #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000UL) /*!< Input denormal Interrupt enable */
  7010. #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000UL) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
  7011. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  7012. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  7013. #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
  7014. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  7015. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  7016. #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */
  7017. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  7018. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  7019. #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */
  7020. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  7021. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  7022. #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */
  7023. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  7024. /**
  7025. * @brief EXTI0 configuration
  7026. */
  7027. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000UL) /*!<PA[0] pin */
  7028. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001UL) /*!<PB[0] pin */
  7029. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002UL) /*!<PC[0] pin */
  7030. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003UL) /*!<PD[0] pin */
  7031. #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007UL) /*!<PH[0] pin */
  7032. /**
  7033. * @brief EXTI1 configuration
  7034. */
  7035. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000UL) /*!<PA[1] pin */
  7036. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010UL) /*!<PB[1] pin */
  7037. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020UL) /*!<PC[1] pin */
  7038. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030UL) /*!<PD[1] pin */
  7039. #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070UL) /*!<PH[1] pin */
  7040. /**
  7041. * @brief EXTI2 configuration
  7042. */
  7043. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000UL) /*!<PA[2] pin */
  7044. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100UL) /*!<PB[2] pin */
  7045. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200UL) /*!<PC[2] pin */
  7046. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300UL) /*!<PD[2] pin */
  7047. /**
  7048. * @brief EXTI3 configuration
  7049. */
  7050. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000UL) /*!<PA[3] pin */
  7051. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000UL) /*!<PB[3] pin */
  7052. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000UL) /*!<PC[3] pin */
  7053. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000UL) /*!<PD[3] pin */
  7054. #define SYSCFG_EXTICR1_EXTI3_PH (0x00007000UL) /*!<PH[3] pin */
  7055. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  7056. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  7057. #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
  7058. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  7059. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  7060. #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */
  7061. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  7062. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  7063. #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */
  7064. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  7065. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  7066. #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */
  7067. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  7068. /**
  7069. * @brief EXTI4 configuration
  7070. */
  7071. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000UL) /*!<PA[4] pin */
  7072. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001UL) /*!<PB[4] pin */
  7073. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002UL) /*!<PC[4] pin */
  7074. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003UL) /*!<PD[4] pin */
  7075. /**
  7076. * @brief EXTI5 configuration
  7077. */
  7078. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000UL) /*!<PA[5] pin */
  7079. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010UL) /*!<PB[5] pin */
  7080. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020UL) /*!<PC[5] pin */
  7081. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030UL) /*!<PD[5] pin */
  7082. /**
  7083. * @brief EXTI6 configuration
  7084. */
  7085. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000UL) /*!<PA[6] pin */
  7086. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100UL) /*!<PB[6] pin */
  7087. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200UL) /*!<PC[6] pin */
  7088. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300UL) /*!<PD[6] pin */
  7089. /**
  7090. * @brief EXTI7 configuration
  7091. */
  7092. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000UL) /*!<PA[7] pin */
  7093. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000UL) /*!<PB[7] pin */
  7094. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000UL) /*!<PC[7] pin */
  7095. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000UL) /*!<PD[7] pin */
  7096. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  7097. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  7098. #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
  7099. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  7100. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  7101. #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */
  7102. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  7103. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  7104. #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */
  7105. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  7106. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  7107. #define SYSCFG_EXTICR3_EXTI11_Msk (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x00007000 */
  7108. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  7109. /**
  7110. * @brief EXTI8 configuration
  7111. */
  7112. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000UL) /*!<PA[8] pin */
  7113. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001UL) /*!<PB[8] pin */
  7114. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002UL) /*!<PC[8] pin */
  7115. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003UL) /*!<PD[8] pin */
  7116. /**
  7117. * @brief EXTI9 configuration
  7118. */
  7119. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000UL) /*!<PA[9] pin */
  7120. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010UL) /*!<PB[9] pin */
  7121. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020UL) /*!<PC[9] pin */
  7122. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030UL) /*!<PD[9] pin */
  7123. /**
  7124. * @brief EXTI10 configuration
  7125. */
  7126. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000UL) /*!<PA[10] pin */
  7127. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100UL) /*!<PB[10] pin */
  7128. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200UL) /*!<PC[10] pin */
  7129. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300UL) /*!<PD[10] pin */
  7130. /**
  7131. * @brief EXTI11 configuration
  7132. */
  7133. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000UL) /*!<PA[11] pin */
  7134. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000UL) /*!<PB[11] pin */
  7135. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000UL) /*!<PC[11] pin */
  7136. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000UL) /*!<PD[11] pin */
  7137. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  7138. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  7139. #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  7140. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  7141. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  7142. #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
  7143. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  7144. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  7145. #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
  7146. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  7147. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  7148. #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
  7149. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  7150. /**
  7151. * @brief EXTI12 configuration
  7152. */
  7153. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000UL) /*!<PA[12] pin */
  7154. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001UL) /*!<PB[12] pin */
  7155. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002UL) /*!<PC[12] pin */
  7156. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003UL) /*!<PD[12] pin */
  7157. /**
  7158. * @brief EXTI13 configuration
  7159. */
  7160. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000UL) /*!<PA[13] pin */
  7161. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010UL) /*!<PB[13] pin */
  7162. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020UL) /*!<PC[13] pin */
  7163. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030UL) /*!<PD[13] pin */
  7164. /**
  7165. * @brief EXTI14 configuration
  7166. */
  7167. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000UL) /*!<PA[14] pin */
  7168. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100UL) /*!<PB[14] pin */
  7169. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200UL) /*!<PC[14] pin */
  7170. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300UL) /*!<PD[14] pin */
  7171. /**
  7172. * @brief EXTI15 configuration
  7173. */
  7174. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000UL) /*!<PA[15] pin */
  7175. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000UL) /*!<PB[15] pin */
  7176. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000UL) /*!<PC[15] pin */
  7177. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000UL) /*!<PD[15] pin */
  7178. /****************** Bit definition for SYSCFG_SCSR register ****************/
  7179. #define SYSCFG_SCSR_SRAM2ER_Pos (0U)
  7180. #define SYSCFG_SCSR_SRAM2ER_Msk (0x1UL << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */
  7181. #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 Erase Request */
  7182. #define SYSCFG_SCSR_SRAM2BSY_Pos (1U)
  7183. #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1UL << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */
  7184. #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 Erase Ongoing */
  7185. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  7186. #define SYSCFG_CFGR2_CLL_Pos (0U)
  7187. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  7188. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
  7189. #define SYSCFG_CFGR2_SPL_Pos (1U)
  7190. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  7191. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/
  7192. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  7193. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  7194. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
  7195. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  7196. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  7197. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
  7198. #define SYSCFG_CFGR2_SPF_Pos (8U)
  7199. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  7200. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */
  7201. /****************** Bit definition for SYSCFG_SWPR register ****************/
  7202. #define SYSCFG_SWPR_PAGE0_Pos (0U)
  7203. #define SYSCFG_SWPR_PAGE0_Msk (0x1UL << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */
  7204. #define SYSCFG_SWPR_PAGE0 SYSCFG_SWPR_PAGE0_Msk /*!< SRAM2 Write protection page 0 */
  7205. #define SYSCFG_SWPR_PAGE1_Pos (1U)
  7206. #define SYSCFG_SWPR_PAGE1_Msk (0x1UL << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */
  7207. #define SYSCFG_SWPR_PAGE1 SYSCFG_SWPR_PAGE1_Msk /*!< SRAM2 Write protection page 1 */
  7208. #define SYSCFG_SWPR_PAGE2_Pos (2U)
  7209. #define SYSCFG_SWPR_PAGE2_Msk (0x1UL << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */
  7210. #define SYSCFG_SWPR_PAGE2 SYSCFG_SWPR_PAGE2_Msk /*!< SRAM2 Write protection page 2 */
  7211. #define SYSCFG_SWPR_PAGE3_Pos (3U)
  7212. #define SYSCFG_SWPR_PAGE3_Msk (0x1UL << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */
  7213. #define SYSCFG_SWPR_PAGE3 SYSCFG_SWPR_PAGE3_Msk /*!< SRAM2 Write protection page 3 */
  7214. #define SYSCFG_SWPR_PAGE4_Pos (4U)
  7215. #define SYSCFG_SWPR_PAGE4_Msk (0x1UL << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */
  7216. #define SYSCFG_SWPR_PAGE4 SYSCFG_SWPR_PAGE4_Msk /*!< SRAM2 Write protection page 4 */
  7217. #define SYSCFG_SWPR_PAGE5_Pos (5U)
  7218. #define SYSCFG_SWPR_PAGE5_Msk (0x1UL << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */
  7219. #define SYSCFG_SWPR_PAGE5 SYSCFG_SWPR_PAGE5_Msk /*!< SRAM2 Write protection page 5 */
  7220. #define SYSCFG_SWPR_PAGE6_Pos (6U)
  7221. #define SYSCFG_SWPR_PAGE6_Msk (0x1UL << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */
  7222. #define SYSCFG_SWPR_PAGE6 SYSCFG_SWPR_PAGE6_Msk /*!< SRAM2 Write protection page 6 */
  7223. #define SYSCFG_SWPR_PAGE7_Pos (7U)
  7224. #define SYSCFG_SWPR_PAGE7_Msk (0x1UL << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */
  7225. #define SYSCFG_SWPR_PAGE7 SYSCFG_SWPR_PAGE7_Msk /*!< SRAM2 Write protection page 7 */
  7226. #define SYSCFG_SWPR_PAGE8_Pos (8U)
  7227. #define SYSCFG_SWPR_PAGE8_Msk (0x1UL << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */
  7228. #define SYSCFG_SWPR_PAGE8 SYSCFG_SWPR_PAGE8_Msk /*!< SRAM2 Write protection page 8 */
  7229. #define SYSCFG_SWPR_PAGE9_Pos (9U)
  7230. #define SYSCFG_SWPR_PAGE9_Msk (0x1UL << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */
  7231. #define SYSCFG_SWPR_PAGE9 SYSCFG_SWPR_PAGE9_Msk /*!< SRAM2 Write protection page 9 */
  7232. #define SYSCFG_SWPR_PAGE10_Pos (10U)
  7233. #define SYSCFG_SWPR_PAGE10_Msk (0x1UL << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */
  7234. #define SYSCFG_SWPR_PAGE10 SYSCFG_SWPR_PAGE10_Msk /*!< SRAM2 Write protection page 10*/
  7235. #define SYSCFG_SWPR_PAGE11_Pos (11U)
  7236. #define SYSCFG_SWPR_PAGE11_Msk (0x1UL << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */
  7237. #define SYSCFG_SWPR_PAGE11 SYSCFG_SWPR_PAGE11_Msk /*!< SRAM2 Write protection page 11*/
  7238. #define SYSCFG_SWPR_PAGE12_Pos (12U)
  7239. #define SYSCFG_SWPR_PAGE12_Msk (0x1UL << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */
  7240. #define SYSCFG_SWPR_PAGE12 SYSCFG_SWPR_PAGE12_Msk /*!< SRAM2 Write protection page 12*/
  7241. #define SYSCFG_SWPR_PAGE13_Pos (13U)
  7242. #define SYSCFG_SWPR_PAGE13_Msk (0x1UL << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */
  7243. #define SYSCFG_SWPR_PAGE13 SYSCFG_SWPR_PAGE13_Msk /*!< SRAM2 Write protection page 13*/
  7244. #define SYSCFG_SWPR_PAGE14_Pos (14U)
  7245. #define SYSCFG_SWPR_PAGE14_Msk (0x1UL << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */
  7246. #define SYSCFG_SWPR_PAGE14 SYSCFG_SWPR_PAGE14_Msk /*!< SRAM2 Write protection page 14*/
  7247. #define SYSCFG_SWPR_PAGE15_Pos (15U)
  7248. #define SYSCFG_SWPR_PAGE15_Msk (0x1UL << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */
  7249. #define SYSCFG_SWPR_PAGE15 SYSCFG_SWPR_PAGE15_Msk /*!< SRAM2 Write protection page 15*/
  7250. /****************** Bit definition for SYSCFG_SKR register ****************/
  7251. #define SYSCFG_SKR_KEY_Pos (0U)
  7252. #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
  7253. #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */
  7254. /******************************************************************************/
  7255. /* */
  7256. /* TIM */
  7257. /* */
  7258. /******************************************************************************/
  7259. /******************* Bit definition for TIM_CR1 register ********************/
  7260. #define TIM_CR1_CEN_Pos (0U)
  7261. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  7262. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  7263. #define TIM_CR1_UDIS_Pos (1U)
  7264. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  7265. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  7266. #define TIM_CR1_URS_Pos (2U)
  7267. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  7268. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  7269. #define TIM_CR1_OPM_Pos (3U)
  7270. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  7271. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  7272. #define TIM_CR1_DIR_Pos (4U)
  7273. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  7274. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  7275. #define TIM_CR1_CMS_Pos (5U)
  7276. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  7277. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  7278. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  7279. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  7280. #define TIM_CR1_ARPE_Pos (7U)
  7281. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  7282. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  7283. #define TIM_CR1_CKD_Pos (8U)
  7284. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  7285. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  7286. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  7287. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  7288. #define TIM_CR1_UIFREMAP_Pos (11U)
  7289. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  7290. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  7291. /******************* Bit definition for TIM_CR2 register ********************/
  7292. #define TIM_CR2_CCPC_Pos (0U)
  7293. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  7294. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  7295. #define TIM_CR2_CCUS_Pos (2U)
  7296. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  7297. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  7298. #define TIM_CR2_CCDS_Pos (3U)
  7299. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  7300. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  7301. #define TIM_CR2_MMS_Pos (4U)
  7302. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  7303. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  7304. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  7305. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  7306. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  7307. #define TIM_CR2_TI1S_Pos (7U)
  7308. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  7309. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  7310. #define TIM_CR2_OIS1_Pos (8U)
  7311. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  7312. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  7313. #define TIM_CR2_OIS1N_Pos (9U)
  7314. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  7315. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  7316. #define TIM_CR2_OIS2_Pos (10U)
  7317. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  7318. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  7319. #define TIM_CR2_OIS2N_Pos (11U)
  7320. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  7321. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  7322. #define TIM_CR2_OIS3_Pos (12U)
  7323. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  7324. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  7325. #define TIM_CR2_OIS3N_Pos (13U)
  7326. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  7327. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  7328. #define TIM_CR2_OIS4_Pos (14U)
  7329. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  7330. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  7331. #define TIM_CR2_OIS5_Pos (16U)
  7332. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  7333. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  7334. #define TIM_CR2_OIS6_Pos (18U)
  7335. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  7336. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  7337. #define TIM_CR2_MMS2_Pos (20U)
  7338. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  7339. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  7340. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  7341. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  7342. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  7343. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  7344. /******************* Bit definition for TIM_SMCR register *******************/
  7345. #define TIM_SMCR_SMS_Pos (0U)
  7346. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  7347. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  7348. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  7349. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  7350. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  7351. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  7352. #define TIM_SMCR_OCCS_Pos (3U)
  7353. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  7354. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  7355. #define TIM_SMCR_TS_Pos (4U)
  7356. #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  7357. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  7358. #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  7359. #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  7360. #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  7361. #define TIM_SMCR_MSM_Pos (7U)
  7362. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  7363. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  7364. #define TIM_SMCR_ETF_Pos (8U)
  7365. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  7366. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  7367. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  7368. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  7369. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  7370. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  7371. #define TIM_SMCR_ETPS_Pos (12U)
  7372. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  7373. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  7374. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  7375. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  7376. #define TIM_SMCR_ECE_Pos (14U)
  7377. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  7378. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  7379. #define TIM_SMCR_ETP_Pos (15U)
  7380. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  7381. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  7382. /******************* Bit definition for TIM_DIER register *******************/
  7383. #define TIM_DIER_UIE_Pos (0U)
  7384. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  7385. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  7386. #define TIM_DIER_CC1IE_Pos (1U)
  7387. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  7388. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  7389. #define TIM_DIER_CC2IE_Pos (2U)
  7390. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  7391. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  7392. #define TIM_DIER_CC3IE_Pos (3U)
  7393. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  7394. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  7395. #define TIM_DIER_CC4IE_Pos (4U)
  7396. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  7397. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  7398. #define TIM_DIER_COMIE_Pos (5U)
  7399. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  7400. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  7401. #define TIM_DIER_TIE_Pos (6U)
  7402. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  7403. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  7404. #define TIM_DIER_BIE_Pos (7U)
  7405. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  7406. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  7407. #define TIM_DIER_UDE_Pos (8U)
  7408. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  7409. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  7410. #define TIM_DIER_CC1DE_Pos (9U)
  7411. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  7412. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  7413. #define TIM_DIER_CC2DE_Pos (10U)
  7414. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  7415. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  7416. #define TIM_DIER_CC3DE_Pos (11U)
  7417. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  7418. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  7419. #define TIM_DIER_CC4DE_Pos (12U)
  7420. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  7421. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  7422. #define TIM_DIER_COMDE_Pos (13U)
  7423. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  7424. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  7425. #define TIM_DIER_TDE_Pos (14U)
  7426. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  7427. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  7428. /******************** Bit definition for TIM_SR register ********************/
  7429. #define TIM_SR_UIF_Pos (0U)
  7430. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  7431. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  7432. #define TIM_SR_CC1IF_Pos (1U)
  7433. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  7434. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  7435. #define TIM_SR_CC2IF_Pos (2U)
  7436. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  7437. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  7438. #define TIM_SR_CC3IF_Pos (3U)
  7439. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  7440. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  7441. #define TIM_SR_CC4IF_Pos (4U)
  7442. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  7443. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  7444. #define TIM_SR_COMIF_Pos (5U)
  7445. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  7446. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  7447. #define TIM_SR_TIF_Pos (6U)
  7448. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  7449. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  7450. #define TIM_SR_BIF_Pos (7U)
  7451. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  7452. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  7453. #define TIM_SR_B2IF_Pos (8U)
  7454. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  7455. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  7456. #define TIM_SR_CC1OF_Pos (9U)
  7457. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  7458. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  7459. #define TIM_SR_CC2OF_Pos (10U)
  7460. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  7461. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  7462. #define TIM_SR_CC3OF_Pos (11U)
  7463. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  7464. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  7465. #define TIM_SR_CC4OF_Pos (12U)
  7466. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  7467. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  7468. #define TIM_SR_SBIF_Pos (13U)
  7469. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  7470. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  7471. #define TIM_SR_CC5IF_Pos (16U)
  7472. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  7473. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  7474. #define TIM_SR_CC6IF_Pos (17U)
  7475. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  7476. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  7477. /******************* Bit definition for TIM_EGR register ********************/
  7478. #define TIM_EGR_UG_Pos (0U)
  7479. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  7480. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  7481. #define TIM_EGR_CC1G_Pos (1U)
  7482. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  7483. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  7484. #define TIM_EGR_CC2G_Pos (2U)
  7485. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  7486. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  7487. #define TIM_EGR_CC3G_Pos (3U)
  7488. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  7489. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  7490. #define TIM_EGR_CC4G_Pos (4U)
  7491. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  7492. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  7493. #define TIM_EGR_COMG_Pos (5U)
  7494. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  7495. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  7496. #define TIM_EGR_TG_Pos (6U)
  7497. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  7498. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  7499. #define TIM_EGR_BG_Pos (7U)
  7500. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  7501. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  7502. #define TIM_EGR_B2G_Pos (8U)
  7503. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  7504. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  7505. /****************** Bit definition for TIM_CCMR1 register *******************/
  7506. #define TIM_CCMR1_CC1S_Pos (0U)
  7507. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  7508. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  7509. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  7510. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  7511. #define TIM_CCMR1_OC1FE_Pos (2U)
  7512. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  7513. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  7514. #define TIM_CCMR1_OC1PE_Pos (3U)
  7515. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  7516. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  7517. #define TIM_CCMR1_OC1M_Pos (4U)
  7518. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  7519. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  7520. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  7521. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  7522. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  7523. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  7524. #define TIM_CCMR1_OC1CE_Pos (7U)
  7525. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  7526. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  7527. #define TIM_CCMR1_CC2S_Pos (8U)
  7528. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  7529. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  7530. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  7531. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  7532. #define TIM_CCMR1_OC2FE_Pos (10U)
  7533. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  7534. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  7535. #define TIM_CCMR1_OC2PE_Pos (11U)
  7536. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  7537. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  7538. #define TIM_CCMR1_OC2M_Pos (12U)
  7539. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  7540. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  7541. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  7542. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  7543. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  7544. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  7545. #define TIM_CCMR1_OC2CE_Pos (15U)
  7546. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  7547. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  7548. /*----------------------------------------------------------------------------*/
  7549. #define TIM_CCMR1_IC1PSC_Pos (2U)
  7550. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  7551. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  7552. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  7553. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  7554. #define TIM_CCMR1_IC1F_Pos (4U)
  7555. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  7556. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  7557. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  7558. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  7559. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  7560. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  7561. #define TIM_CCMR1_IC2PSC_Pos (10U)
  7562. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  7563. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  7564. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  7565. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  7566. #define TIM_CCMR1_IC2F_Pos (12U)
  7567. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  7568. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  7569. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  7570. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  7571. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  7572. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  7573. /****************** Bit definition for TIM_CCMR2 register *******************/
  7574. #define TIM_CCMR2_CC3S_Pos (0U)
  7575. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  7576. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  7577. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  7578. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  7579. #define TIM_CCMR2_OC3FE_Pos (2U)
  7580. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  7581. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  7582. #define TIM_CCMR2_OC3PE_Pos (3U)
  7583. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  7584. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  7585. #define TIM_CCMR2_OC3M_Pos (4U)
  7586. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  7587. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  7588. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  7589. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  7590. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  7591. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  7592. #define TIM_CCMR2_OC3CE_Pos (7U)
  7593. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  7594. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  7595. #define TIM_CCMR2_CC4S_Pos (8U)
  7596. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  7597. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  7598. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  7599. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  7600. #define TIM_CCMR2_OC4FE_Pos (10U)
  7601. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  7602. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  7603. #define TIM_CCMR2_OC4PE_Pos (11U)
  7604. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  7605. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  7606. #define TIM_CCMR2_OC4M_Pos (12U)
  7607. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  7608. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  7609. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  7610. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  7611. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  7612. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  7613. #define TIM_CCMR2_OC4CE_Pos (15U)
  7614. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  7615. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  7616. /*----------------------------------------------------------------------------*/
  7617. #define TIM_CCMR2_IC3PSC_Pos (2U)
  7618. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  7619. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  7620. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  7621. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  7622. #define TIM_CCMR2_IC3F_Pos (4U)
  7623. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  7624. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  7625. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  7626. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  7627. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  7628. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  7629. #define TIM_CCMR2_IC4PSC_Pos (10U)
  7630. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  7631. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  7632. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  7633. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  7634. #define TIM_CCMR2_IC4F_Pos (12U)
  7635. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  7636. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  7637. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  7638. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  7639. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  7640. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  7641. /****************** Bit definition for TIM_CCMR3 register *******************/
  7642. #define TIM_CCMR3_OC5FE_Pos (2U)
  7643. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  7644. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  7645. #define TIM_CCMR3_OC5PE_Pos (3U)
  7646. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  7647. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  7648. #define TIM_CCMR3_OC5M_Pos (4U)
  7649. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  7650. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  7651. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  7652. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  7653. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  7654. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  7655. #define TIM_CCMR3_OC5CE_Pos (7U)
  7656. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  7657. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  7658. #define TIM_CCMR3_OC6FE_Pos (10U)
  7659. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  7660. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  7661. #define TIM_CCMR3_OC6PE_Pos (11U)
  7662. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  7663. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  7664. #define TIM_CCMR3_OC6M_Pos (12U)
  7665. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  7666. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  7667. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  7668. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  7669. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  7670. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  7671. #define TIM_CCMR3_OC6CE_Pos (15U)
  7672. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  7673. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  7674. /******************* Bit definition for TIM_CCER register *******************/
  7675. #define TIM_CCER_CC1E_Pos (0U)
  7676. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  7677. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  7678. #define TIM_CCER_CC1P_Pos (1U)
  7679. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  7680. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  7681. #define TIM_CCER_CC1NE_Pos (2U)
  7682. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  7683. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  7684. #define TIM_CCER_CC1NP_Pos (3U)
  7685. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  7686. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  7687. #define TIM_CCER_CC2E_Pos (4U)
  7688. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  7689. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  7690. #define TIM_CCER_CC2P_Pos (5U)
  7691. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  7692. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  7693. #define TIM_CCER_CC2NE_Pos (6U)
  7694. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  7695. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  7696. #define TIM_CCER_CC2NP_Pos (7U)
  7697. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  7698. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  7699. #define TIM_CCER_CC3E_Pos (8U)
  7700. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  7701. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  7702. #define TIM_CCER_CC3P_Pos (9U)
  7703. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  7704. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  7705. #define TIM_CCER_CC3NE_Pos (10U)
  7706. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  7707. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  7708. #define TIM_CCER_CC3NP_Pos (11U)
  7709. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  7710. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  7711. #define TIM_CCER_CC4E_Pos (12U)
  7712. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  7713. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  7714. #define TIM_CCER_CC4P_Pos (13U)
  7715. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  7716. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  7717. #define TIM_CCER_CC4NP_Pos (15U)
  7718. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  7719. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  7720. #define TIM_CCER_CC5E_Pos (16U)
  7721. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  7722. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  7723. #define TIM_CCER_CC5P_Pos (17U)
  7724. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  7725. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  7726. #define TIM_CCER_CC6E_Pos (20U)
  7727. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  7728. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  7729. #define TIM_CCER_CC6P_Pos (21U)
  7730. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  7731. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  7732. /******************* Bit definition for TIM_CNT register ********************/
  7733. #define TIM_CNT_CNT_Pos (0U)
  7734. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  7735. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  7736. #define TIM_CNT_UIFCPY_Pos (31U)
  7737. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  7738. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  7739. /******************* Bit definition for TIM_PSC register ********************/
  7740. #define TIM_PSC_PSC_Pos (0U)
  7741. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  7742. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  7743. /******************* Bit definition for TIM_ARR register ********************/
  7744. #define TIM_ARR_ARR_Pos (0U)
  7745. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  7746. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  7747. /******************* Bit definition for TIM_RCR register ********************/
  7748. #define TIM_RCR_REP_Pos (0U)
  7749. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  7750. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  7751. /******************* Bit definition for TIM_CCR1 register *******************/
  7752. #define TIM_CCR1_CCR1_Pos (0U)
  7753. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  7754. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  7755. /******************* Bit definition for TIM_CCR2 register *******************/
  7756. #define TIM_CCR2_CCR2_Pos (0U)
  7757. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  7758. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  7759. /******************* Bit definition for TIM_CCR3 register *******************/
  7760. #define TIM_CCR3_CCR3_Pos (0U)
  7761. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  7762. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  7763. /******************* Bit definition for TIM_CCR4 register *******************/
  7764. #define TIM_CCR4_CCR4_Pos (0U)
  7765. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  7766. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  7767. /******************* Bit definition for TIM_CCR5 register *******************/
  7768. #define TIM_CCR5_CCR5_Pos (0U)
  7769. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  7770. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  7771. #define TIM_CCR5_GC5C1_Pos (29U)
  7772. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  7773. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  7774. #define TIM_CCR5_GC5C2_Pos (30U)
  7775. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  7776. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  7777. #define TIM_CCR5_GC5C3_Pos (31U)
  7778. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  7779. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  7780. /******************* Bit definition for TIM_CCR6 register *******************/
  7781. #define TIM_CCR6_CCR6_Pos (0U)
  7782. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  7783. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  7784. /******************* Bit definition for TIM_BDTR register *******************/
  7785. #define TIM_BDTR_DTG_Pos (0U)
  7786. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  7787. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  7788. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  7789. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  7790. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  7791. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  7792. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  7793. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  7794. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  7795. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  7796. #define TIM_BDTR_LOCK_Pos (8U)
  7797. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  7798. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  7799. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  7800. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  7801. #define TIM_BDTR_OSSI_Pos (10U)
  7802. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  7803. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  7804. #define TIM_BDTR_OSSR_Pos (11U)
  7805. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  7806. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  7807. #define TIM_BDTR_BKE_Pos (12U)
  7808. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  7809. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  7810. #define TIM_BDTR_BKP_Pos (13U)
  7811. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  7812. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  7813. #define TIM_BDTR_AOE_Pos (14U)
  7814. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  7815. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  7816. #define TIM_BDTR_MOE_Pos (15U)
  7817. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  7818. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  7819. #define TIM_BDTR_BKF_Pos (16U)
  7820. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  7821. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  7822. #define TIM_BDTR_BK2F_Pos (20U)
  7823. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  7824. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  7825. #define TIM_BDTR_BK2E_Pos (24U)
  7826. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  7827. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  7828. #define TIM_BDTR_BK2P_Pos (25U)
  7829. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  7830. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  7831. /******************* Bit definition for TIM_DCR register ********************/
  7832. #define TIM_DCR_DBA_Pos (0U)
  7833. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  7834. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  7835. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  7836. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  7837. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  7838. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  7839. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  7840. #define TIM_DCR_DBL_Pos (8U)
  7841. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  7842. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  7843. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  7844. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  7845. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  7846. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  7847. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  7848. /******************* Bit definition for TIM_DMAR register *******************/
  7849. #define TIM_DMAR_DMAB_Pos (0U)
  7850. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  7851. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  7852. /******************* Bit definition for TIM1_OR1 register *******************/
  7853. #define TIM1_OR1_ETR_ADC1_RMP_Pos (0U)
  7854. #define TIM1_OR1_ETR_ADC1_RMP_Msk (0x3UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */
  7855. #define TIM1_OR1_ETR_ADC1_RMP TIM1_OR1_ETR_ADC1_RMP_Msk /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
  7856. #define TIM1_OR1_ETR_ADC1_RMP_0 (0x1UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */
  7857. #define TIM1_OR1_ETR_ADC1_RMP_1 (0x2UL << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */
  7858. #define TIM1_OR1_TI1_RMP_Pos (4U)
  7859. #define TIM1_OR1_TI1_RMP_Msk (0x1UL << TIM1_OR1_TI1_RMP_Pos) /*!< 0x00000010 */
  7860. #define TIM1_OR1_TI1_RMP TIM1_OR1_TI1_RMP_Msk /*!<TIM1 Input Capture 1 remap */
  7861. /******************* Bit definition for TIM1_OR2 register *******************/
  7862. #define TIM1_OR2_BKINE_Pos (0U)
  7863. #define TIM1_OR2_BKINE_Msk (0x1UL << TIM1_OR2_BKINE_Pos) /*!< 0x00000001 */
  7864. #define TIM1_OR2_BKINE TIM1_OR2_BKINE_Msk /*!<BRK BKIN input enable */
  7865. #define TIM1_OR2_BKCMP1E_Pos (1U)
  7866. #define TIM1_OR2_BKCMP1E_Msk (0x1UL << TIM1_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
  7867. #define TIM1_OR2_BKCMP1E TIM1_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7868. #define TIM1_OR2_BKCMP2E_Pos (2U)
  7869. #define TIM1_OR2_BKCMP2E_Msk (0x1UL << TIM1_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
  7870. #define TIM1_OR2_BKCMP2E TIM1_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
  7871. #define TIM1_OR2_BKINP_Pos (9U)
  7872. #define TIM1_OR2_BKINP_Msk (0x1UL << TIM1_OR2_BKINP_Pos) /*!< 0x00000200 */
  7873. #define TIM1_OR2_BKINP TIM1_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
  7874. #define TIM1_OR2_BKCMP1P_Pos (10U)
  7875. #define TIM1_OR2_BKCMP1P_Msk (0x1UL << TIM1_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
  7876. #define TIM1_OR2_BKCMP1P TIM1_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7877. #define TIM1_OR2_BKCMP2P_Pos (11U)
  7878. #define TIM1_OR2_BKCMP2P_Msk (0x1UL << TIM1_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
  7879. #define TIM1_OR2_BKCMP2P TIM1_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  7880. #define TIM1_OR2_ETRSEL_Pos (14U)
  7881. #define TIM1_OR2_ETRSEL_Msk (0x7UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
  7882. #define TIM1_OR2_ETRSEL TIM1_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
  7883. #define TIM1_OR2_ETRSEL_0 (0x1UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00004000 */
  7884. #define TIM1_OR2_ETRSEL_1 (0x2UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00008000 */
  7885. #define TIM1_OR2_ETRSEL_2 (0x4UL << TIM1_OR2_ETRSEL_Pos) /*!< 0x00010000 */
  7886. /******************* Bit definition for TIM1_OR3 register *******************/
  7887. #define TIM1_OR3_BK2INE_Pos (0U)
  7888. #define TIM1_OR3_BK2INE_Msk (0x1UL << TIM1_OR3_BK2INE_Pos) /*!< 0x00000001 */
  7889. #define TIM1_OR3_BK2INE TIM1_OR3_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
  7890. #define TIM1_OR3_BK2CMP1E_Pos (1U)
  7891. #define TIM1_OR3_BK2CMP1E_Msk (0x1UL << TIM1_OR3_BK2CMP1E_Pos) /*!< 0x00000002 */
  7892. #define TIM1_OR3_BK2CMP1E TIM1_OR3_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  7893. #define TIM1_OR3_BK2CMP2E_Pos (2U)
  7894. #define TIM1_OR3_BK2CMP2E_Msk (0x1UL << TIM1_OR3_BK2CMP2E_Pos) /*!< 0x00000004 */
  7895. #define TIM1_OR3_BK2CMP2E TIM1_OR3_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  7896. #define TIM1_OR3_BK2INP_Pos (9U)
  7897. #define TIM1_OR3_BK2INP_Msk (0x1UL << TIM1_OR3_BK2INP_Pos) /*!< 0x00000200 */
  7898. #define TIM1_OR3_BK2INP TIM1_OR3_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
  7899. #define TIM1_OR3_BK2CMP1P_Pos (10U)
  7900. #define TIM1_OR3_BK2CMP1P_Msk (0x1UL << TIM1_OR3_BK2CMP1P_Pos) /*!< 0x00000400 */
  7901. #define TIM1_OR3_BK2CMP1P TIM1_OR3_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  7902. #define TIM1_OR3_BK2CMP2P_Pos (11U)
  7903. #define TIM1_OR3_BK2CMP2P_Msk (0x1UL << TIM1_OR3_BK2CMP2P_Pos) /*!< 0x00000800 */
  7904. #define TIM1_OR3_BK2CMP2P TIM1_OR3_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  7905. /******************* Bit definition for TIM2_OR1 register *******************/
  7906. #define TIM2_OR1_ITR1_RMP_Pos (0U)
  7907. #define TIM2_OR1_ITR1_RMP_Msk (0x1UL << TIM2_OR1_ITR1_RMP_Pos) /*!< 0x00000001 */
  7908. #define TIM2_OR1_ITR1_RMP TIM2_OR1_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */
  7909. #define TIM2_OR1_ETR1_RMP_Pos (1U)
  7910. #define TIM2_OR1_ETR1_RMP_Msk (0x1UL << TIM2_OR1_ETR1_RMP_Pos) /*!< 0x00000002 */
  7911. #define TIM2_OR1_ETR1_RMP TIM2_OR1_ETR1_RMP_Msk /*!<TIM2 External trigger 1 remap */
  7912. #define TIM2_OR1_TI4_RMP_Pos (2U)
  7913. #define TIM2_OR1_TI4_RMP_Msk (0x3UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x0000000C */
  7914. #define TIM2_OR1_TI4_RMP TIM2_OR1_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
  7915. #define TIM2_OR1_TI4_RMP_0 (0x1UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000004 */
  7916. #define TIM2_OR1_TI4_RMP_1 (0x2UL << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000008 */
  7917. /******************* Bit definition for TIM2_OR2 register *******************/
  7918. #define TIM2_OR2_ETRSEL_Pos (14U)
  7919. #define TIM2_OR2_ETRSEL_Msk (0x7UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
  7920. #define TIM2_OR2_ETRSEL TIM2_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
  7921. #define TIM2_OR2_ETRSEL_0 (0x1UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00004000 */
  7922. #define TIM2_OR2_ETRSEL_1 (0x2UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00008000 */
  7923. #define TIM2_OR2_ETRSEL_2 (0x4UL << TIM2_OR2_ETRSEL_Pos) /*!< 0x00010000 */
  7924. /******************* Bit definition for TIM15_OR1 register ******************/
  7925. #define TIM15_OR1_TI1_RMP_Pos (0U)
  7926. #define TIM15_OR1_TI1_RMP_Msk (0x1UL << TIM15_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
  7927. #define TIM15_OR1_TI1_RMP TIM15_OR1_TI1_RMP_Msk /*!<TIM15 Input Capture 1 remap */
  7928. #define TIM15_OR1_ENCODER_MODE_Pos (1U)
  7929. #define TIM15_OR1_ENCODER_MODE_Msk (0x3UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000006 */
  7930. #define TIM15_OR1_ENCODER_MODE TIM15_OR1_ENCODER_MODE_Msk /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
  7931. #define TIM15_OR1_ENCODER_MODE_0 (0x1UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000002 */
  7932. #define TIM15_OR1_ENCODER_MODE_1 (0x2UL << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000004 */
  7933. /******************* Bit definition for TIM15_OR2 register ******************/
  7934. #define TIM15_OR2_BKINE_Pos (0U)
  7935. #define TIM15_OR2_BKINE_Msk (0x1UL << TIM15_OR2_BKINE_Pos) /*!< 0x00000001 */
  7936. #define TIM15_OR2_BKINE TIM15_OR2_BKINE_Msk /*!<BRK BKIN input enable */
  7937. #define TIM15_OR2_BKCMP1E_Pos (1U)
  7938. #define TIM15_OR2_BKCMP1E_Msk (0x1UL << TIM15_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
  7939. #define TIM15_OR2_BKCMP1E TIM15_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7940. #define TIM15_OR2_BKINP_Pos (9U)
  7941. #define TIM15_OR2_BKINP_Msk (0x1UL << TIM15_OR2_BKINP_Pos) /*!< 0x00000200 */
  7942. #define TIM15_OR2_BKINP TIM15_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
  7943. #define TIM15_OR2_BKCMP1P_Pos (10U)
  7944. #define TIM15_OR2_BKCMP1P_Msk (0x1UL << TIM15_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
  7945. #define TIM15_OR2_BKCMP1P TIM15_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7946. /******************* Bit definition for TIM16_OR1 register ******************/
  7947. #define TIM16_OR1_TI1_RMP_Pos (0U)
  7948. #define TIM16_OR1_TI1_RMP_Msk (0x7UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000007 */
  7949. #define TIM16_OR1_TI1_RMP TIM16_OR1_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM16 Input Capture 1 remap) */
  7950. #define TIM16_OR1_TI1_RMP_0 (0x1UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
  7951. #define TIM16_OR1_TI1_RMP_1 (0x2UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000002 */
  7952. #define TIM16_OR1_TI1_RMP_2 (0x4UL << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000004 */
  7953. /******************* Bit definition for TIM16_OR2 register ******************/
  7954. #define TIM16_OR2_BKINE_Pos (0U)
  7955. #define TIM16_OR2_BKINE_Msk (0x1UL << TIM16_OR2_BKINE_Pos) /*!< 0x00000001 */
  7956. #define TIM16_OR2_BKINE TIM16_OR2_BKINE_Msk /*!<BRK BKIN input enable */
  7957. #define TIM16_OR2_BKCMP1E_Pos (1U)
  7958. #define TIM16_OR2_BKCMP1E_Msk (0x1UL << TIM16_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
  7959. #define TIM16_OR2_BKCMP1E TIM16_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
  7960. #define TIM16_OR2_BKINP_Pos (9U)
  7961. #define TIM16_OR2_BKINP_Msk (0x1UL << TIM16_OR2_BKINP_Pos) /*!< 0x00000200 */
  7962. #define TIM16_OR2_BKINP TIM16_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
  7963. #define TIM16_OR2_BKCMP1P_Pos (10U)
  7964. #define TIM16_OR2_BKCMP1P_Msk (0x1UL << TIM16_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
  7965. #define TIM16_OR2_BKCMP1P TIM16_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  7966. /******************************************************************************/
  7967. /* */
  7968. /* Low Power Timer (LPTIM) */
  7969. /* */
  7970. /******************************************************************************/
  7971. /****************** Bit definition for LPTIM_ISR register *******************/
  7972. #define LPTIM_ISR_CMPM_Pos (0U)
  7973. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  7974. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  7975. #define LPTIM_ISR_ARRM_Pos (1U)
  7976. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  7977. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  7978. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  7979. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  7980. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  7981. #define LPTIM_ISR_CMPOK_Pos (3U)
  7982. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  7983. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  7984. #define LPTIM_ISR_ARROK_Pos (4U)
  7985. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  7986. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  7987. #define LPTIM_ISR_UP_Pos (5U)
  7988. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  7989. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  7990. #define LPTIM_ISR_DOWN_Pos (6U)
  7991. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  7992. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  7993. #define LPTIM_ISR_UE_Pos (7U)
  7994. #define LPTIM_ISR_UE_Msk (0x1UL << LPTIM_ISR_UE_Pos) /*!< 0x00000080 */
  7995. #define LPTIM_ISR_UE LPTIM_ISR_UE_Msk /*!< Update event occurrence */
  7996. #define LPTIM_ISR_REPOK_Pos (8U)
  7997. #define LPTIM_ISR_REPOK_Msk (0x1UL << LPTIM_ISR_REPOK_Pos) /*!< 0x00000100 */
  7998. #define LPTIM_ISR_REPOK LPTIM_ISR_REPOK_Msk /*!< Repetition register update OK */
  7999. /****************** Bit definition for LPTIM_ICR register *******************/
  8000. #define LPTIM_ICR_CMPMCF_Pos (0U)
  8001. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  8002. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  8003. #define LPTIM_ICR_ARRMCF_Pos (1U)
  8004. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  8005. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  8006. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  8007. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  8008. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  8009. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  8010. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  8011. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  8012. #define LPTIM_ICR_ARROKCF_Pos (4U)
  8013. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  8014. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  8015. #define LPTIM_ICR_UPCF_Pos (5U)
  8016. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  8017. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  8018. #define LPTIM_ICR_DOWNCF_Pos (6U)
  8019. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  8020. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  8021. #define LPTIM_ICR_UECF_Pos (7U)
  8022. #define LPTIM_ICR_UECF_Msk (0x1UL << LPTIM_ICR_UECF_Pos) /*!< 0x00000080 */
  8023. #define LPTIM_ICR_UECF LPTIM_ICR_UECF_Msk /*!< Update event Clear Flag */
  8024. #define LPTIM_ICR_REPOKCF_Pos (8U)
  8025. #define LPTIM_ICR_REPOKCF_Msk (0x1UL << LPTIM_ICR_REPOKCF_Pos) /*!< 0x00000100 */
  8026. #define LPTIM_ICR_REPOKCF LPTIM_ICR_REPOKCF_Msk /*!< Repetition register update OK Clear Flag */
  8027. /****************** Bit definition for LPTIM_IER register ********************/
  8028. #define LPTIM_IER_CMPMIE_Pos (0U)
  8029. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  8030. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  8031. #define LPTIM_IER_ARRMIE_Pos (1U)
  8032. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  8033. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  8034. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  8035. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  8036. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  8037. #define LPTIM_IER_CMPOKIE_Pos (3U)
  8038. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  8039. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  8040. #define LPTIM_IER_ARROKIE_Pos (4U)
  8041. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  8042. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  8043. #define LPTIM_IER_UPIE_Pos (5U)
  8044. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  8045. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  8046. #define LPTIM_IER_DOWNIE_Pos (6U)
  8047. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  8048. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  8049. #define LPTIM_IER_UEIE_Pos (7U)
  8050. #define LPTIM_IER_UEIE_Msk (0x1UL << LPTIM_IER_UEIE_Pos) /*!< 0x00000080 */
  8051. #define LPTIM_IER_UEIE LPTIM_IER_UEIE_Msk /*!< Update event Interrupt Enable */
  8052. #define LPTIM_IER_REPOKIE_Pos (8U)
  8053. #define LPTIM_IER_REPOKIE_Msk (0x1UL << LPTIM_IER_REPOKIE_Pos) /*!< 0x00000100 */
  8054. #define LPTIM_IER_REPOKIE LPTIM_IER_REPOKIE_Msk /*!< Repetition register update OK Interrupt Enable */
  8055. /****************** Bit definition for LPTIM_CFGR register *******************/
  8056. #define LPTIM_CFGR_CKSEL_Pos (0U)
  8057. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  8058. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  8059. #define LPTIM_CFGR_CKPOL_Pos (1U)
  8060. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  8061. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  8062. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  8063. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  8064. #define LPTIM_CFGR_CKFLT_Pos (3U)
  8065. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  8066. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  8067. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  8068. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  8069. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  8070. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  8071. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  8072. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  8073. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  8074. #define LPTIM_CFGR_PRESC_Pos (9U)
  8075. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  8076. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  8077. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  8078. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  8079. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  8080. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  8081. #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  8082. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  8083. #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  8084. #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  8085. #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  8086. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  8087. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  8088. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  8089. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  8090. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  8091. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  8092. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  8093. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  8094. #define LPTIM_CFGR_WAVE_Pos (20U)
  8095. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  8096. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  8097. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  8098. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  8099. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  8100. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  8101. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  8102. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  8103. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  8104. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  8105. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  8106. #define LPTIM_CFGR_ENC_Pos (24U)
  8107. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  8108. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  8109. /****************** Bit definition for LPTIM_CR register ********************/
  8110. #define LPTIM_CR_ENABLE_Pos (0U)
  8111. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  8112. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  8113. #define LPTIM_CR_SNGSTRT_Pos (1U)
  8114. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  8115. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  8116. #define LPTIM_CR_CNTSTRT_Pos (2U)
  8117. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  8118. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  8119. #define LPTIM_CR_COUNTRST_Pos (3U)
  8120. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  8121. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */
  8122. #define LPTIM_CR_RSTARE_Pos (4U)
  8123. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  8124. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  8125. /****************** Bit definition for LPTIM_CMP register *******************/
  8126. #define LPTIM_CMP_CMP_Pos (0U)
  8127. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  8128. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  8129. /****************** Bit definition for LPTIM_ARR register *******************/
  8130. #define LPTIM_ARR_ARR_Pos (0U)
  8131. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  8132. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  8133. /****************** Bit definition for LPTIM_CNT register *******************/
  8134. #define LPTIM_CNT_CNT_Pos (0U)
  8135. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  8136. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  8137. /****************** Bit definition for LPTIM_OR register ********************/
  8138. #define LPTIM_OR_OR_Pos (0U)
  8139. #define LPTIM_OR_OR_Msk (0x3UL << LPTIM_OR_OR_Pos) /*!< 0x00000003 */
  8140. #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */
  8141. #define LPTIM_OR_OR_0 (0x1UL << LPTIM_OR_OR_Pos) /*!< 0x00000001 */
  8142. #define LPTIM_OR_OR_1 (0x2UL << LPTIM_OR_OR_Pos) /*!< 0x00000002 */
  8143. /****************** Bit definition for LPTIM_RCR register *******************/
  8144. #define LPTIM_RCR_REP_Pos (0U)
  8145. #define LPTIM_RCR_REP_Msk (0xFFUL << LPTIM_RCR_REP_Pos) /*!< 0x000000FF */
  8146. #define LPTIM_RCR_REP LPTIM_RCR_REP_Msk /*!<Repetition Counter Value */
  8147. /******************************************************************************/
  8148. /* */
  8149. /* Analog Comparators (COMP) */
  8150. /* */
  8151. /******************************************************************************/
  8152. /********************** Bit definition for COMP_CSR register ****************/
  8153. #define COMP_CSR_EN_Pos (0U)
  8154. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  8155. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  8156. #define COMP_CSR_PWRMODE_Pos (2U)
  8157. #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */
  8158. #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
  8159. #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */
  8160. #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */
  8161. #define COMP_CSR_INMSEL_Pos (4U)
  8162. #define COMP_CSR_INMSEL_Msk (0x7UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
  8163. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  8164. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  8165. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  8166. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  8167. #define COMP_CSR_INPSEL_Pos (7U)
  8168. #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000180 */
  8169. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
  8170. #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */
  8171. #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  8172. #define COMP_CSR_POLARITY_Pos (15U)
  8173. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  8174. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  8175. #define COMP_CSR_HYST_Pos (16U)
  8176. #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
  8177. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
  8178. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  8179. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  8180. #define COMP_CSR_BLANKING_Pos (18U)
  8181. #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */
  8182. #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
  8183. #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */
  8184. #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
  8185. #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
  8186. #define COMP_CSR_BRGEN_Pos (22U)
  8187. #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
  8188. #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */
  8189. #define COMP_CSR_SCALEN_Pos (23U)
  8190. #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
  8191. #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */
  8192. #define COMP_CSR_INMESEL_Pos (25U)
  8193. #define COMP_CSR_INMESEL_Msk (0x3UL << COMP_CSR_INMESEL_Pos) /*!< 0x06000000 */
  8194. #define COMP_CSR_INMESEL COMP_CSR_INMESEL_Msk /*!< Comparator input minus extended selection */
  8195. #define COMP_CSR_INMESEL_0 (0x1UL << COMP_CSR_INMESEL_Pos) /*!< 0x02000000 */
  8196. #define COMP_CSR_INMESEL_1 (0x2UL << COMP_CSR_INMESEL_Pos) /*!< 0x04000000 */
  8197. #define COMP_CSR_VALUE_Pos (30U)
  8198. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  8199. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  8200. #define COMP_CSR_LOCK_Pos (31U)
  8201. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  8202. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  8203. /******************************************************************************/
  8204. /* */
  8205. /* Operational Amplifier (OPAMP) */
  8206. /* */
  8207. /******************************************************************************/
  8208. /********************* Bit definition for OPAMPx_CSR register ***************/
  8209. #define OPAMP_CSR_OPAMPxEN_Pos (0U)
  8210. #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
  8211. #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
  8212. #define OPAMP_CSR_OPALPM_Pos (1U)
  8213. #define OPAMP_CSR_OPALPM_Msk (0x1UL << OPAMP_CSR_OPALPM_Pos) /*!< 0x00000002 */
  8214. #define OPAMP_CSR_OPALPM OPAMP_CSR_OPALPM_Msk /*!< Operational amplifier Low Power Mode */
  8215. #define OPAMP_CSR_OPAMODE_Pos (2U)
  8216. #define OPAMP_CSR_OPAMODE_Msk (0x3UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x0000000C */
  8217. #define OPAMP_CSR_OPAMODE OPAMP_CSR_OPAMODE_Msk /*!< Operational amplifier PGA mode */
  8218. #define OPAMP_CSR_OPAMODE_0 (0x1UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000004 */
  8219. #define OPAMP_CSR_OPAMODE_1 (0x2UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000008 */
  8220. #define OPAMP_CSR_PGGAIN_Pos (4U)
  8221. #define OPAMP_CSR_PGGAIN_Msk (0x3UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000030 */
  8222. #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */
  8223. #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000010 */
  8224. #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000020 */
  8225. #define OPAMP_CSR_VMSEL_Pos (8U)
  8226. #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000300 */
  8227. #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
  8228. #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000100 */
  8229. #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000200 */
  8230. #define OPAMP_CSR_VPSEL_Pos (10U)
  8231. #define OPAMP_CSR_VPSEL_Msk (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000400 */
  8232. #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverted input selection */
  8233. #define OPAMP_CSR_CALON_Pos (12U)
  8234. #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00001000 */
  8235. #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
  8236. #define OPAMP_CSR_CALSEL_Pos (13U)
  8237. #define OPAMP_CSR_CALSEL_Msk (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
  8238. #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
  8239. #define OPAMP_CSR_USERTRIM_Pos (14U)
  8240. #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00004000 */
  8241. #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
  8242. #define OPAMP_CSR_CALOUT_Pos (15U)
  8243. #define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos) /*!< 0x00008000 */
  8244. #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
  8245. /********************* Bit definition for OPAMP1_CSR register ***************/
  8246. #define OPAMP1_CSR_OPAEN_Pos (0U)
  8247. #define OPAMP1_CSR_OPAEN_Msk (0x1UL << OPAMP1_CSR_OPAEN_Pos) /*!< 0x00000001 */
  8248. #define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk /*!< Operational amplifier1 Enable */
  8249. #define OPAMP1_CSR_OPALPM_Pos (1U)
  8250. #define OPAMP1_CSR_OPALPM_Msk (0x1UL << OPAMP1_CSR_OPALPM_Pos) /*!< 0x00000002 */
  8251. #define OPAMP1_CSR_OPALPM OPAMP1_CSR_OPALPM_Msk /*!< Operational amplifier1 Low Power Mode */
  8252. #define OPAMP1_CSR_OPAMODE_Pos (2U)
  8253. #define OPAMP1_CSR_OPAMODE_Msk (0x3UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x0000000C */
  8254. #define OPAMP1_CSR_OPAMODE OPAMP1_CSR_OPAMODE_Msk /*!< Operational amplifier1 PGA mode */
  8255. #define OPAMP1_CSR_OPAMODE_0 (0x1UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000004 */
  8256. #define OPAMP1_CSR_OPAMODE_1 (0x2UL << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000008 */
  8257. #define OPAMP1_CSR_PGAGAIN_Pos (4U)
  8258. #define OPAMP1_CSR_PGAGAIN_Msk (0x3UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000030 */
  8259. #define OPAMP1_CSR_PGAGAIN OPAMP1_CSR_PGAGAIN_Msk /*!< Operational amplifier1 Programmable amplifier gain value */
  8260. #define OPAMP1_CSR_PGAGAIN_0 (0x1UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000010 */
  8261. #define OPAMP1_CSR_PGAGAIN_1 (0x2UL << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000020 */
  8262. #define OPAMP1_CSR_VMSEL_Pos (8U)
  8263. #define OPAMP1_CSR_VMSEL_Msk (0x3UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000300 */
  8264. #define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk /*!< Inverting input selection */
  8265. #define OPAMP1_CSR_VMSEL_0 (0x1UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000100 */
  8266. #define OPAMP1_CSR_VMSEL_1 (0x2UL << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000200 */
  8267. #define OPAMP1_CSR_VPSEL_Pos (10U)
  8268. #define OPAMP1_CSR_VPSEL_Msk (0x1UL << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000400 */
  8269. #define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk /*!< Non inverted input selection */
  8270. #define OPAMP1_CSR_CALON_Pos (12U)
  8271. #define OPAMP1_CSR_CALON_Msk (0x1UL << OPAMP1_CSR_CALON_Pos) /*!< 0x00001000 */
  8272. #define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk /*!< Calibration mode enable */
  8273. #define OPAMP1_CSR_CALSEL_Pos (13U)
  8274. #define OPAMP1_CSR_CALSEL_Msk (0x1UL << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00002000 */
  8275. #define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk /*!< Calibration selection */
  8276. #define OPAMP1_CSR_USERTRIM_Pos (14U)
  8277. #define OPAMP1_CSR_USERTRIM_Msk (0x1UL << OPAMP1_CSR_USERTRIM_Pos) /*!< 0x00004000 */
  8278. #define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk /*!< User trimming enable */
  8279. #define OPAMP1_CSR_CALOUT_Pos (15U)
  8280. #define OPAMP1_CSR_CALOUT_Msk (0x1UL << OPAMP1_CSR_CALOUT_Pos) /*!< 0x00008000 */
  8281. #define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
  8282. #define OPAMP1_CSR_OPARANGE_Pos (31U)
  8283. #define OPAMP1_CSR_OPARANGE_Msk (0x1UL << OPAMP1_CSR_OPARANGE_Pos) /*!< 0x80000000 */
  8284. #define OPAMP1_CSR_OPARANGE OPAMP1_CSR_OPARANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */
  8285. /******************* Bit definition for OPAMP_OTR register ******************/
  8286. #define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
  8287. #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  8288. #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  8289. #define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
  8290. #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  8291. #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  8292. /******************* Bit definition for OPAMP1_OTR register ******************/
  8293. #define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
  8294. #define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  8295. #define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  8296. #define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
  8297. #define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  8298. #define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  8299. /******************* Bit definition for OPAMP_LPOTR register ****************/
  8300. #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos (0U)
  8301. #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
  8302. #define OPAMP_LPOTR_TRIMLPOFFSETN OPAMP_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  8303. #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos (8U)
  8304. #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
  8305. #define OPAMP_LPOTR_TRIMLPOFFSETP OPAMP_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  8306. /******************* Bit definition for OPAMP1_LPOTR register ****************/
  8307. #define OPAMP1_LPOTR_TRIMLPOFFSETN_Pos (0U)
  8308. #define OPAMP1_LPOTR_TRIMLPOFFSETN_Msk (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
  8309. #define OPAMP1_LPOTR_TRIMLPOFFSETN OPAMP1_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  8310. #define OPAMP1_LPOTR_TRIMLPOFFSETP_Pos (8U)
  8311. #define OPAMP1_LPOTR_TRIMLPOFFSETP_Msk (0x1FUL << OPAMP1_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
  8312. #define OPAMP1_LPOTR_TRIMLPOFFSETP OPAMP1_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  8313. /******************************************************************************/
  8314. /* */
  8315. /* Touch Sensing Controller (TSC) */
  8316. /* */
  8317. /******************************************************************************/
  8318. /******************* Bit definition for TSC_CR register *********************/
  8319. #define TSC_CR_TSCE_Pos (0U)
  8320. #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  8321. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
  8322. #define TSC_CR_START_Pos (1U)
  8323. #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */
  8324. #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
  8325. #define TSC_CR_AM_Pos (2U)
  8326. #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */
  8327. #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
  8328. #define TSC_CR_SYNCPOL_Pos (3U)
  8329. #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  8330. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
  8331. #define TSC_CR_IODEF_Pos (4U)
  8332. #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  8333. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
  8334. #define TSC_CR_MCV_Pos (5U)
  8335. #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  8336. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
  8337. #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  8338. #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  8339. #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  8340. #define TSC_CR_PGPSC_Pos (12U)
  8341. #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  8342. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  8343. #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  8344. #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  8345. #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  8346. #define TSC_CR_SSPSC_Pos (15U)
  8347. #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  8348. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
  8349. #define TSC_CR_SSE_Pos (16U)
  8350. #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  8351. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
  8352. #define TSC_CR_SSD_Pos (17U)
  8353. #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  8354. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  8355. #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  8356. #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  8357. #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  8358. #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  8359. #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  8360. #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  8361. #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  8362. #define TSC_CR_CTPL_Pos (24U)
  8363. #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  8364. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  8365. #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  8366. #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  8367. #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  8368. #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  8369. #define TSC_CR_CTPH_Pos (28U)
  8370. #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  8371. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  8372. #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  8373. #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  8374. #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  8375. #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  8376. /******************* Bit definition for TSC_IER register ********************/
  8377. #define TSC_IER_EOAIE_Pos (0U)
  8378. #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  8379. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
  8380. #define TSC_IER_MCEIE_Pos (1U)
  8381. #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  8382. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
  8383. /******************* Bit definition for TSC_ICR register ********************/
  8384. #define TSC_ICR_EOAIC_Pos (0U)
  8385. #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  8386. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
  8387. #define TSC_ICR_MCEIC_Pos (1U)
  8388. #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  8389. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
  8390. /******************* Bit definition for TSC_ISR register ********************/
  8391. #define TSC_ISR_EOAF_Pos (0U)
  8392. #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  8393. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
  8394. #define TSC_ISR_MCEF_Pos (1U)
  8395. #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  8396. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
  8397. /******************* Bit definition for TSC_IOHCR register ******************/
  8398. #define TSC_IOHCR_G1_IO1_Pos (0U)
  8399. #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  8400. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  8401. #define TSC_IOHCR_G1_IO2_Pos (1U)
  8402. #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  8403. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  8404. #define TSC_IOHCR_G1_IO3_Pos (2U)
  8405. #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  8406. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  8407. #define TSC_IOHCR_G1_IO4_Pos (3U)
  8408. #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  8409. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  8410. #define TSC_IOHCR_G2_IO1_Pos (4U)
  8411. #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  8412. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  8413. #define TSC_IOHCR_G2_IO2_Pos (5U)
  8414. #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  8415. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  8416. #define TSC_IOHCR_G2_IO3_Pos (6U)
  8417. #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  8418. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  8419. #define TSC_IOHCR_G2_IO4_Pos (7U)
  8420. #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  8421. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  8422. #define TSC_IOHCR_G3_IO1_Pos (8U)
  8423. #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  8424. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  8425. #define TSC_IOHCR_G3_IO2_Pos (9U)
  8426. #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  8427. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  8428. #define TSC_IOHCR_G3_IO3_Pos (10U)
  8429. #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  8430. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  8431. #define TSC_IOHCR_G3_IO4_Pos (11U)
  8432. #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  8433. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  8434. #define TSC_IOHCR_G4_IO1_Pos (12U)
  8435. #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  8436. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  8437. #define TSC_IOHCR_G4_IO2_Pos (13U)
  8438. #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  8439. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  8440. #define TSC_IOHCR_G4_IO3_Pos (14U)
  8441. #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  8442. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  8443. #define TSC_IOHCR_G4_IO4_Pos (15U)
  8444. #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  8445. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  8446. /******************* Bit definition for TSC_IOASCR register *****************/
  8447. #define TSC_IOASCR_G1_IO1_Pos (0U)
  8448. #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  8449. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
  8450. #define TSC_IOASCR_G1_IO2_Pos (1U)
  8451. #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  8452. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
  8453. #define TSC_IOASCR_G1_IO3_Pos (2U)
  8454. #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  8455. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
  8456. #define TSC_IOASCR_G1_IO4_Pos (3U)
  8457. #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  8458. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
  8459. #define TSC_IOASCR_G2_IO1_Pos (4U)
  8460. #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  8461. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
  8462. #define TSC_IOASCR_G2_IO2_Pos (5U)
  8463. #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  8464. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
  8465. #define TSC_IOASCR_G2_IO3_Pos (6U)
  8466. #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  8467. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
  8468. #define TSC_IOASCR_G2_IO4_Pos (7U)
  8469. #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  8470. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
  8471. #define TSC_IOASCR_G3_IO1_Pos (8U)
  8472. #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  8473. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
  8474. #define TSC_IOASCR_G3_IO2_Pos (9U)
  8475. #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  8476. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
  8477. #define TSC_IOASCR_G3_IO3_Pos (10U)
  8478. #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  8479. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
  8480. #define TSC_IOASCR_G3_IO4_Pos (11U)
  8481. #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  8482. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
  8483. #define TSC_IOASCR_G4_IO1_Pos (12U)
  8484. #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  8485. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
  8486. #define TSC_IOASCR_G4_IO2_Pos (13U)
  8487. #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  8488. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
  8489. #define TSC_IOASCR_G4_IO3_Pos (14U)
  8490. #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  8491. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
  8492. #define TSC_IOASCR_G4_IO4_Pos (15U)
  8493. #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  8494. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
  8495. /******************* Bit definition for TSC_IOSCR register ******************/
  8496. #define TSC_IOSCR_G1_IO1_Pos (0U)
  8497. #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  8498. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
  8499. #define TSC_IOSCR_G1_IO2_Pos (1U)
  8500. #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  8501. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
  8502. #define TSC_IOSCR_G1_IO3_Pos (2U)
  8503. #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  8504. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
  8505. #define TSC_IOSCR_G1_IO4_Pos (3U)
  8506. #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  8507. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
  8508. #define TSC_IOSCR_G2_IO1_Pos (4U)
  8509. #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  8510. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
  8511. #define TSC_IOSCR_G2_IO2_Pos (5U)
  8512. #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  8513. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
  8514. #define TSC_IOSCR_G2_IO3_Pos (6U)
  8515. #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  8516. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
  8517. #define TSC_IOSCR_G2_IO4_Pos (7U)
  8518. #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  8519. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
  8520. #define TSC_IOSCR_G3_IO1_Pos (8U)
  8521. #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  8522. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
  8523. #define TSC_IOSCR_G3_IO2_Pos (9U)
  8524. #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  8525. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
  8526. #define TSC_IOSCR_G3_IO3_Pos (10U)
  8527. #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  8528. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
  8529. #define TSC_IOSCR_G3_IO4_Pos (11U)
  8530. #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  8531. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
  8532. #define TSC_IOSCR_G4_IO1_Pos (12U)
  8533. #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  8534. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
  8535. #define TSC_IOSCR_G4_IO2_Pos (13U)
  8536. #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  8537. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
  8538. #define TSC_IOSCR_G4_IO3_Pos (14U)
  8539. #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  8540. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
  8541. #define TSC_IOSCR_G4_IO4_Pos (15U)
  8542. #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  8543. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
  8544. /******************* Bit definition for TSC_IOCCR register ******************/
  8545. #define TSC_IOCCR_G1_IO1_Pos (0U)
  8546. #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  8547. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
  8548. #define TSC_IOCCR_G1_IO2_Pos (1U)
  8549. #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  8550. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
  8551. #define TSC_IOCCR_G1_IO3_Pos (2U)
  8552. #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  8553. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
  8554. #define TSC_IOCCR_G1_IO4_Pos (3U)
  8555. #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  8556. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
  8557. #define TSC_IOCCR_G2_IO1_Pos (4U)
  8558. #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  8559. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
  8560. #define TSC_IOCCR_G2_IO2_Pos (5U)
  8561. #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  8562. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
  8563. #define TSC_IOCCR_G2_IO3_Pos (6U)
  8564. #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  8565. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
  8566. #define TSC_IOCCR_G2_IO4_Pos (7U)
  8567. #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  8568. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
  8569. #define TSC_IOCCR_G3_IO1_Pos (8U)
  8570. #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  8571. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
  8572. #define TSC_IOCCR_G3_IO2_Pos (9U)
  8573. #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  8574. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
  8575. #define TSC_IOCCR_G3_IO3_Pos (10U)
  8576. #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  8577. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
  8578. #define TSC_IOCCR_G3_IO4_Pos (11U)
  8579. #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  8580. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
  8581. #define TSC_IOCCR_G4_IO1_Pos (12U)
  8582. #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  8583. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
  8584. #define TSC_IOCCR_G4_IO2_Pos (13U)
  8585. #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  8586. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
  8587. #define TSC_IOCCR_G4_IO3_Pos (14U)
  8588. #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  8589. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
  8590. #define TSC_IOCCR_G4_IO4_Pos (15U)
  8591. #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  8592. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
  8593. /******************* Bit definition for TSC_IOGCSR register *****************/
  8594. #define TSC_IOGCSR_G1E_Pos (0U)
  8595. #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  8596. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
  8597. #define TSC_IOGCSR_G2E_Pos (1U)
  8598. #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  8599. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
  8600. #define TSC_IOGCSR_G3E_Pos (2U)
  8601. #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  8602. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
  8603. #define TSC_IOGCSR_G4E_Pos (3U)
  8604. #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  8605. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
  8606. #define TSC_IOGCSR_G1S_Pos (16U)
  8607. #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  8608. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
  8609. #define TSC_IOGCSR_G2S_Pos (17U)
  8610. #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  8611. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
  8612. #define TSC_IOGCSR_G3S_Pos (18U)
  8613. #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  8614. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
  8615. #define TSC_IOGCSR_G4S_Pos (19U)
  8616. #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  8617. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
  8618. /******************* Bit definition for TSC_IOGXCR register *****************/
  8619. #define TSC_IOGXCR_CNT_Pos (0U)
  8620. #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  8621. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
  8622. /******************************************************************************/
  8623. /* */
  8624. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  8625. /* */
  8626. /******************************************************************************/
  8627. /*
  8628. * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
  8629. */
  8630. #define USART_TCBGT_SUPPORT
  8631. /****************** Bit definition for USART_CR1 register *******************/
  8632. #define USART_CR1_UE_Pos (0U)
  8633. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  8634. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  8635. #define USART_CR1_UESM_Pos (1U)
  8636. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  8637. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  8638. #define USART_CR1_RE_Pos (2U)
  8639. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  8640. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  8641. #define USART_CR1_TE_Pos (3U)
  8642. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  8643. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  8644. #define USART_CR1_IDLEIE_Pos (4U)
  8645. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  8646. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  8647. #define USART_CR1_RXNEIE_Pos (5U)
  8648. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  8649. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  8650. #define USART_CR1_TCIE_Pos (6U)
  8651. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  8652. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  8653. #define USART_CR1_TXEIE_Pos (7U)
  8654. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  8655. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  8656. #define USART_CR1_PEIE_Pos (8U)
  8657. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  8658. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  8659. #define USART_CR1_PS_Pos (9U)
  8660. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  8661. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  8662. #define USART_CR1_PCE_Pos (10U)
  8663. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  8664. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  8665. #define USART_CR1_WAKE_Pos (11U)
  8666. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  8667. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  8668. #define USART_CR1_M_Pos (12U)
  8669. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  8670. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  8671. #define USART_CR1_M0_Pos (12U)
  8672. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  8673. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  8674. #define USART_CR1_MME_Pos (13U)
  8675. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  8676. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  8677. #define USART_CR1_CMIE_Pos (14U)
  8678. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  8679. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  8680. #define USART_CR1_OVER8_Pos (15U)
  8681. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  8682. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  8683. #define USART_CR1_DEDT_Pos (16U)
  8684. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  8685. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  8686. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  8687. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  8688. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  8689. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  8690. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  8691. #define USART_CR1_DEAT_Pos (21U)
  8692. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  8693. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  8694. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  8695. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  8696. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  8697. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  8698. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  8699. #define USART_CR1_RTOIE_Pos (26U)
  8700. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  8701. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  8702. #define USART_CR1_EOBIE_Pos (27U)
  8703. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  8704. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  8705. #define USART_CR1_M1_Pos (28U)
  8706. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  8707. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  8708. /****************** Bit definition for USART_CR2 register *******************/
  8709. #define USART_CR2_ADDM7_Pos (4U)
  8710. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  8711. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  8712. #define USART_CR2_LBDL_Pos (5U)
  8713. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  8714. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  8715. #define USART_CR2_LBDIE_Pos (6U)
  8716. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  8717. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  8718. #define USART_CR2_LBCL_Pos (8U)
  8719. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  8720. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  8721. #define USART_CR2_CPHA_Pos (9U)
  8722. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  8723. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  8724. #define USART_CR2_CPOL_Pos (10U)
  8725. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  8726. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  8727. #define USART_CR2_CLKEN_Pos (11U)
  8728. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  8729. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  8730. #define USART_CR2_STOP_Pos (12U)
  8731. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  8732. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  8733. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  8734. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  8735. #define USART_CR2_LINEN_Pos (14U)
  8736. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  8737. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  8738. #define USART_CR2_SWAP_Pos (15U)
  8739. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  8740. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  8741. #define USART_CR2_RXINV_Pos (16U)
  8742. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  8743. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  8744. #define USART_CR2_TXINV_Pos (17U)
  8745. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  8746. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  8747. #define USART_CR2_DATAINV_Pos (18U)
  8748. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  8749. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  8750. #define USART_CR2_MSBFIRST_Pos (19U)
  8751. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  8752. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  8753. #define USART_CR2_ABREN_Pos (20U)
  8754. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  8755. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  8756. #define USART_CR2_ABRMODE_Pos (21U)
  8757. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  8758. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  8759. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  8760. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  8761. #define USART_CR2_RTOEN_Pos (23U)
  8762. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  8763. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  8764. #define USART_CR2_ADD_Pos (24U)
  8765. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  8766. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  8767. /****************** Bit definition for USART_CR3 register *******************/
  8768. #define USART_CR3_EIE_Pos (0U)
  8769. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  8770. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  8771. #define USART_CR3_IREN_Pos (1U)
  8772. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  8773. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  8774. #define USART_CR3_IRLP_Pos (2U)
  8775. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  8776. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  8777. #define USART_CR3_HDSEL_Pos (3U)
  8778. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  8779. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  8780. #define USART_CR3_NACK_Pos (4U)
  8781. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  8782. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  8783. #define USART_CR3_SCEN_Pos (5U)
  8784. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  8785. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  8786. #define USART_CR3_DMAR_Pos (6U)
  8787. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  8788. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  8789. #define USART_CR3_DMAT_Pos (7U)
  8790. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  8791. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  8792. #define USART_CR3_RTSE_Pos (8U)
  8793. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  8794. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  8795. #define USART_CR3_CTSE_Pos (9U)
  8796. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  8797. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  8798. #define USART_CR3_CTSIE_Pos (10U)
  8799. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  8800. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  8801. #define USART_CR3_ONEBIT_Pos (11U)
  8802. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  8803. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  8804. #define USART_CR3_OVRDIS_Pos (12U)
  8805. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  8806. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  8807. #define USART_CR3_DDRE_Pos (13U)
  8808. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  8809. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  8810. #define USART_CR3_DEM_Pos (14U)
  8811. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  8812. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  8813. #define USART_CR3_DEP_Pos (15U)
  8814. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  8815. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  8816. #define USART_CR3_SCARCNT_Pos (17U)
  8817. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  8818. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  8819. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  8820. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  8821. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  8822. #define USART_CR3_WUS_Pos (20U)
  8823. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  8824. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  8825. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  8826. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  8827. #define USART_CR3_WUFIE_Pos (22U)
  8828. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  8829. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  8830. #define USART_CR3_UCESM_Pos (23U)
  8831. #define USART_CR3_UCESM_Msk (0x1UL << USART_CR3_UCESM_Pos) /*!< 0x02000000 */
  8832. #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< USART Clock enable in Stop mode */
  8833. #define USART_CR3_TCBGTIE_Pos (24U)
  8834. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  8835. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  8836. /****************** Bit definition for USART_BRR register *******************/
  8837. #define USART_BRR_DIV_FRACTION_Pos (0U)
  8838. #define USART_BRR_DIV_FRACTION_Msk (0xFUL << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  8839. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  8840. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  8841. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFUL << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  8842. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  8843. /****************** Bit definition for USART_GTPR register ******************/
  8844. #define USART_GTPR_PSC_Pos (0U)
  8845. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  8846. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  8847. #define USART_GTPR_GT_Pos (8U)
  8848. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  8849. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  8850. /******************* Bit definition for USART_RTOR register *****************/
  8851. #define USART_RTOR_RTO_Pos (0U)
  8852. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  8853. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  8854. #define USART_RTOR_BLEN_Pos (24U)
  8855. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  8856. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  8857. /******************* Bit definition for USART_RQR register ******************/
  8858. #define USART_RQR_ABRRQ_Pos (0U)
  8859. #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  8860. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  8861. #define USART_RQR_SBKRQ_Pos (1U)
  8862. #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  8863. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  8864. #define USART_RQR_MMRQ_Pos (2U)
  8865. #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  8866. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  8867. #define USART_RQR_RXFRQ_Pos (3U)
  8868. #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  8869. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  8870. #define USART_RQR_TXFRQ_Pos (4U)
  8871. #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  8872. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  8873. /******************* Bit definition for USART_ISR register ******************/
  8874. #define USART_ISR_PE_Pos (0U)
  8875. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  8876. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  8877. #define USART_ISR_FE_Pos (1U)
  8878. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  8879. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  8880. #define USART_ISR_NE_Pos (2U)
  8881. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  8882. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise Error detected Flag */
  8883. #define USART_ISR_ORE_Pos (3U)
  8884. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  8885. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  8886. #define USART_ISR_IDLE_Pos (4U)
  8887. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  8888. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  8889. #define USART_ISR_RXNE_Pos (5U)
  8890. #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  8891. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  8892. #define USART_ISR_TC_Pos (6U)
  8893. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  8894. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  8895. #define USART_ISR_TXE_Pos (7U)
  8896. #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  8897. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  8898. #define USART_ISR_LBDF_Pos (8U)
  8899. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  8900. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  8901. #define USART_ISR_CTSIF_Pos (9U)
  8902. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  8903. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  8904. #define USART_ISR_CTS_Pos (10U)
  8905. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  8906. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  8907. #define USART_ISR_RTOF_Pos (11U)
  8908. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  8909. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  8910. #define USART_ISR_EOBF_Pos (12U)
  8911. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  8912. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  8913. #define USART_ISR_ABRE_Pos (14U)
  8914. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  8915. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  8916. #define USART_ISR_ABRF_Pos (15U)
  8917. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  8918. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  8919. #define USART_ISR_BUSY_Pos (16U)
  8920. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  8921. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  8922. #define USART_ISR_CMF_Pos (17U)
  8923. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  8924. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  8925. #define USART_ISR_SBKF_Pos (18U)
  8926. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  8927. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  8928. #define USART_ISR_RWU_Pos (19U)
  8929. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  8930. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  8931. #define USART_ISR_WUF_Pos (20U)
  8932. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  8933. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  8934. #define USART_ISR_TEACK_Pos (21U)
  8935. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  8936. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  8937. #define USART_ISR_REACK_Pos (22U)
  8938. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  8939. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  8940. #define USART_ISR_TCBGT_Pos (25U)
  8941. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  8942. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
  8943. /******************* Bit definition for USART_ICR register ******************/
  8944. #define USART_ICR_PECF_Pos (0U)
  8945. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  8946. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  8947. #define USART_ICR_FECF_Pos (1U)
  8948. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  8949. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  8950. #define USART_ICR_NECF_Pos (2U)
  8951. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  8952. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
  8953. #define USART_ICR_ORECF_Pos (3U)
  8954. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  8955. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  8956. #define USART_ICR_IDLECF_Pos (4U)
  8957. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  8958. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  8959. #define USART_ICR_TCCF_Pos (6U)
  8960. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  8961. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  8962. #define USART_ICR_TCBGTCF_Pos (7U)
  8963. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  8964. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  8965. #define USART_ICR_LBDCF_Pos (8U)
  8966. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  8967. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  8968. #define USART_ICR_CTSCF_Pos (9U)
  8969. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  8970. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  8971. #define USART_ICR_RTOCF_Pos (11U)
  8972. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  8973. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  8974. #define USART_ICR_EOBCF_Pos (12U)
  8975. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  8976. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  8977. #define USART_ICR_CMCF_Pos (17U)
  8978. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  8979. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  8980. #define USART_ICR_WUCF_Pos (20U)
  8981. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  8982. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  8983. /* Legacy defines */
  8984. #define USART_ICR_NCF_Pos USART_ICR_NECF_Pos
  8985. #define USART_ICR_NCF_Msk USART_ICR_NECF_Msk
  8986. #define USART_ICR_NCF USART_ICR_NECF
  8987. /******************* Bit definition for USART_RDR register ******************/
  8988. #define USART_RDR_RDR_Pos (0U)
  8989. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  8990. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  8991. /******************* Bit definition for USART_TDR register ******************/
  8992. #define USART_TDR_TDR_Pos (0U)
  8993. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  8994. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  8995. /******************************************************************************/
  8996. /* */
  8997. /* Window WATCHDOG */
  8998. /* */
  8999. /******************************************************************************/
  9000. /******************* Bit definition for WWDG_CR register ********************/
  9001. #define WWDG_CR_T_Pos (0U)
  9002. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  9003. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  9004. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  9005. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  9006. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  9007. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  9008. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  9009. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  9010. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  9011. #define WWDG_CR_WDGA_Pos (7U)
  9012. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  9013. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  9014. /******************* Bit definition for WWDG_CFR register *******************/
  9015. #define WWDG_CFR_W_Pos (0U)
  9016. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  9017. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  9018. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  9019. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  9020. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  9021. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  9022. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  9023. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  9024. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  9025. #define WWDG_CFR_WDGTB_Pos (7U)
  9026. #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  9027. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
  9028. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  9029. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  9030. #define WWDG_CFR_EWI_Pos (9U)
  9031. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  9032. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  9033. /******************* Bit definition for WWDG_SR register ********************/
  9034. #define WWDG_SR_EWIF_Pos (0U)
  9035. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  9036. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  9037. /******************************************************************************/
  9038. /* */
  9039. /* Debug MCU */
  9040. /* */
  9041. /******************************************************************************/
  9042. /******************** Bit definition for DBGMCU_IDCODE register *************/
  9043. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  9044. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  9045. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  9046. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  9047. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  9048. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  9049. /******************** Bit definition for DBGMCU_CR register *****************/
  9050. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  9051. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  9052. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  9053. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  9054. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  9055. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  9056. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  9057. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  9058. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  9059. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  9060. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  9061. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  9062. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  9063. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  9064. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  9065. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  9066. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  9067. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  9068. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  9069. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  9070. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
  9071. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
  9072. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  9073. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
  9074. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
  9075. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  9076. #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
  9077. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
  9078. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  9079. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
  9080. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  9081. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  9082. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
  9083. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  9084. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  9085. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
  9086. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
  9087. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
  9088. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
  9089. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U)
  9090. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
  9091. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
  9092. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
  9093. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
  9094. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
  9095. /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
  9096. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
  9097. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
  9098. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
  9099. /******************** Bit definition for DBGMCU_APB2FZ register ************/
  9100. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U)
  9101. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  9102. #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
  9103. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U)
  9104. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
  9105. #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
  9106. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U)
  9107. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  9108. #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
  9109. /******************************************************************************/
  9110. /* */
  9111. /* USB Device FS Endpoint registers */
  9112. /* */
  9113. /******************************************************************************/
  9114. #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
  9115. #define USB_EP1R (USB_BASE + 0x00000004UL) /*!< endpoint 1 register address */
  9116. #define USB_EP2R (USB_BASE + 0x00000008UL) /*!< endpoint 2 register address */
  9117. #define USB_EP3R (USB_BASE + 0x0000000CUL) /*!< endpoint 3 register address */
  9118. #define USB_EP4R (USB_BASE + 0x00000010UL) /*!< endpoint 4 register address */
  9119. #define USB_EP5R (USB_BASE + 0x00000014UL) /*!< endpoint 5 register address */
  9120. #define USB_EP6R (USB_BASE + 0x00000018UL) /*!< endpoint 6 register address */
  9121. #define USB_EP7R (USB_BASE + 0x0000001CUL) /*!< endpoint 7 register address */
  9122. /* bit positions */
  9123. #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
  9124. #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
  9125. #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
  9126. #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
  9127. #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
  9128. #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
  9129. #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
  9130. #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
  9131. #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
  9132. #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
  9133. /* EndPoint REGister MASK (no toggle fields) */
  9134. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  9135. /*!< EP_TYPE[1:0] EndPoint TYPE */
  9136. #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
  9137. #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
  9138. #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
  9139. #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
  9140. #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
  9141. #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
  9142. #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  9143. /*!< STAT_TX[1:0] STATus for TX transfer */
  9144. #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
  9145. #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
  9146. #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
  9147. #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
  9148. #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
  9149. #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
  9150. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  9151. /*!< STAT_RX[1:0] STATus for RX transfer */
  9152. #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
  9153. #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
  9154. #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
  9155. #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
  9156. #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
  9157. #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
  9158. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  9159. /******************************************************************************/
  9160. /* */
  9161. /* USB Device FS General registers */
  9162. /* */
  9163. /******************************************************************************/
  9164. #define USB_CNTR (USB_BASE + 0x00000040UL) /*!< Control register */
  9165. #define USB_ISTR (USB_BASE + 0x00000044UL) /*!< Interrupt status register */
  9166. #define USB_FNR (USB_BASE + 0x00000048UL) /*!< Frame number register */
  9167. #define USB_DADDR (USB_BASE + 0x0000004CUL) /*!< Device address register */
  9168. #define USB_BTABLE (USB_BASE + 0x00000050UL) /*!< Buffer Table address register */
  9169. #define USB_LPMCSR (USB_BASE + 0x00000054UL) /*!< LPM Control and Status register */
  9170. #define USB_BCDR (USB_BASE + 0x00000058UL) /*!< Battery Charging detector register*/
  9171. /****************** Bits definition for USB_CNTR register *******************/
  9172. #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
  9173. #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
  9174. #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
  9175. #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
  9176. #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
  9177. #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
  9178. #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
  9179. #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
  9180. #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
  9181. #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
  9182. #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
  9183. #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
  9184. #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
  9185. #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
  9186. #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
  9187. /****************** Bits definition for USB_ISTR register *******************/
  9188. #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
  9189. #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
  9190. #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
  9191. #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
  9192. #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
  9193. #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
  9194. #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
  9195. #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
  9196. #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
  9197. #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
  9198. #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
  9199. #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
  9200. #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
  9201. #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
  9202. #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
  9203. #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
  9204. #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
  9205. #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
  9206. #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
  9207. #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
  9208. /****************** Bits definition for USB_FNR register ********************/
  9209. #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
  9210. #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
  9211. #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
  9212. #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
  9213. #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
  9214. /****************** Bits definition for USB_DADDR register ****************/
  9215. #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */
  9216. #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */
  9217. #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */
  9218. #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */
  9219. #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */
  9220. #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */
  9221. #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */
  9222. #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */
  9223. #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */
  9224. /****************** Bit definition for USB_BTABLE register ******************/
  9225. #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */
  9226. /****************** Bits definition for USB_BCDR register *******************/
  9227. #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
  9228. #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
  9229. #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
  9230. #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
  9231. #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
  9232. #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
  9233. #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
  9234. #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
  9235. #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
  9236. /******************* Bit definition for LPMCSR register *********************/
  9237. #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
  9238. #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
  9239. #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
  9240. #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
  9241. /*!< Buffer descriptor table */
  9242. /***************** Bit definition for USB_ADDR0_TX register *****************/
  9243. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  9244. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
  9245. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  9246. /***************** Bit definition for USB_ADDR1_TX register *****************/
  9247. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  9248. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
  9249. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  9250. /***************** Bit definition for USB_ADDR2_TX register *****************/
  9251. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  9252. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
  9253. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  9254. /***************** Bit definition for USB_ADDR3_TX register *****************/
  9255. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  9256. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
  9257. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  9258. /***************** Bit definition for USB_ADDR4_TX register *****************/
  9259. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  9260. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
  9261. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  9262. /***************** Bit definition for USB_ADDR5_TX register *****************/
  9263. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  9264. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
  9265. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  9266. /***************** Bit definition for USB_ADDR6_TX register *****************/
  9267. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  9268. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
  9269. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  9270. /***************** Bit definition for USB_ADDR7_TX register *****************/
  9271. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  9272. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
  9273. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  9274. /*----------------------------------------------------------------------------*/
  9275. /***************** Bit definition for USB_COUNT0_TX register ****************/
  9276. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  9277. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
  9278. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  9279. /***************** Bit definition for USB_COUNT1_TX register ****************/
  9280. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  9281. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
  9282. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  9283. /***************** Bit definition for USB_COUNT2_TX register ****************/
  9284. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  9285. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
  9286. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  9287. /***************** Bit definition for USB_COUNT3_TX register ****************/
  9288. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  9289. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
  9290. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  9291. /***************** Bit definition for USB_COUNT4_TX register ****************/
  9292. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  9293. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
  9294. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  9295. /***************** Bit definition for USB_COUNT5_TX register ****************/
  9296. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  9297. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
  9298. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  9299. /***************** Bit definition for USB_COUNT6_TX register ****************/
  9300. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  9301. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
  9302. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  9303. /***************** Bit definition for USB_COUNT7_TX register ****************/
  9304. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  9305. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
  9306. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  9307. /*----------------------------------------------------------------------------*/
  9308. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  9309. #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 0 (low) */
  9310. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  9311. #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 0 (high) */
  9312. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  9313. #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 1 (low) */
  9314. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  9315. #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 1 (high) */
  9316. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  9317. #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 2 (low) */
  9318. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  9319. #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 2 (high) */
  9320. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  9321. #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 3 (low) */
  9322. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  9323. #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 3 (high) */
  9324. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  9325. #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 4 (low) */
  9326. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  9327. #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 4 (high) */
  9328. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  9329. #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 5 (low) */
  9330. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  9331. #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 5 (high) */
  9332. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  9333. #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 6 (low) */
  9334. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  9335. #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 6 (high) */
  9336. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  9337. #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFUL) /*!< Transmission Byte Count 7 (low) */
  9338. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  9339. #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000UL) /*!< Transmission Byte Count 7 (high) */
  9340. /*----------------------------------------------------------------------------*/
  9341. /***************** Bit definition for USB_ADDR0_RX register *****************/
  9342. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  9343. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
  9344. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  9345. /***************** Bit definition for USB_ADDR1_RX register *****************/
  9346. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  9347. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
  9348. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  9349. /***************** Bit definition for USB_ADDR2_RX register *****************/
  9350. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  9351. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
  9352. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  9353. /***************** Bit definition for USB_ADDR3_RX register *****************/
  9354. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  9355. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
  9356. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  9357. /***************** Bit definition for USB_ADDR4_RX register *****************/
  9358. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  9359. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
  9360. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  9361. /***************** Bit definition for USB_ADDR5_RX register *****************/
  9362. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  9363. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
  9364. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  9365. /***************** Bit definition for USB_ADDR6_RX register *****************/
  9366. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  9367. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
  9368. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  9369. /***************** Bit definition for USB_ADDR7_RX register *****************/
  9370. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  9371. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
  9372. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  9373. /*----------------------------------------------------------------------------*/
  9374. /***************** Bit definition for USB_COUNT0_RX register ****************/
  9375. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  9376. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
  9377. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  9378. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  9379. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9380. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9381. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9382. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9383. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9384. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9385. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9386. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  9387. #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9388. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  9389. /***************** Bit definition for USB_COUNT1_RX register ****************/
  9390. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  9391. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
  9392. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  9393. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  9394. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9395. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9396. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9397. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9398. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9399. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9400. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9401. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  9402. #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9403. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  9404. /***************** Bit definition for USB_COUNT2_RX register ****************/
  9405. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  9406. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
  9407. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  9408. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  9409. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9410. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9411. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9412. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9413. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9414. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9415. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9416. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  9417. #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9418. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  9419. /***************** Bit definition for USB_COUNT3_RX register ****************/
  9420. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  9421. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
  9422. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  9423. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  9424. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9425. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9426. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9427. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9428. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9429. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9430. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9431. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  9432. #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9433. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  9434. /***************** Bit definition for USB_COUNT4_RX register ****************/
  9435. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  9436. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
  9437. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  9438. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  9439. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9440. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9441. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9442. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9443. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9444. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9445. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9446. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  9447. #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9448. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  9449. /***************** Bit definition for USB_COUNT5_RX register ****************/
  9450. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  9451. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
  9452. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  9453. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  9454. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9455. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9456. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9457. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9458. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9459. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9460. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9461. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  9462. #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9463. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  9464. /***************** Bit definition for USB_COUNT6_RX register ****************/
  9465. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  9466. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
  9467. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  9468. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  9469. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9470. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9471. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9472. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9473. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9474. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9475. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9476. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  9477. #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9478. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  9479. /***************** Bit definition for USB_COUNT7_RX register ****************/
  9480. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  9481. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
  9482. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  9483. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  9484. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  9485. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  9486. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  9487. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  9488. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  9489. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  9490. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  9491. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  9492. #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
  9493. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  9494. /*----------------------------------------------------------------------------*/
  9495. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  9496. #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9497. #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9498. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9499. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9500. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9501. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9502. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9503. #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9504. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  9505. #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9506. #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9507. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 1 */
  9508. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9509. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9510. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9511. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9512. #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9513. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  9514. #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9515. #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9516. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9517. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9518. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9519. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9520. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9521. #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9522. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  9523. #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9524. #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9525. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9526. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9527. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9528. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9529. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9530. #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9531. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  9532. #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9533. #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9534. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9535. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9536. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9537. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9538. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9539. #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9540. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  9541. #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9542. #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9543. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9544. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9545. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9546. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9547. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9548. #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9549. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  9550. #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9551. #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9552. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9553. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9554. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9555. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9556. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9557. #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9558. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  9559. #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9560. #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9561. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9562. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9563. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9564. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9565. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9566. #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9567. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  9568. #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9569. #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9570. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9571. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9572. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9573. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9574. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9575. #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9576. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  9577. #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9578. #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9579. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9580. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9581. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9582. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9583. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9584. #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9585. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  9586. #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9587. #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9588. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9589. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9590. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9591. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9592. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9593. #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9594. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  9595. #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9596. #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9597. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9598. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9599. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9600. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9601. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9602. #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9603. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  9604. #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9605. #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9606. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9607. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9608. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9609. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9610. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9611. #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9612. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  9613. #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9614. #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9615. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9616. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9617. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9618. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9619. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9620. #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9621. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  9622. #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFUL) /*!< Reception Byte Count (low) */
  9623. #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00UL) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  9624. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400UL) /*!< Bit 0 */
  9625. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800UL) /*!< Bit 1 */
  9626. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000UL) /*!< Bit 2 */
  9627. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000UL) /*!< Bit 3 */
  9628. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000UL) /*!< Bit 4 */
  9629. #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000UL) /*!< BLock SIZE (low) */
  9630. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  9631. #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000UL) /*!< Reception Byte Count (high) */
  9632. #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000UL) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  9633. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000UL) /*!< Bit 0 */
  9634. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000UL) /*!< Bit 1 */
  9635. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000UL) /*!< Bit 2 */
  9636. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000UL) /*!< Bit 3 */
  9637. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000UL) /*!< Bit 4 */
  9638. #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000UL) /*!< BLock SIZE (high) */
  9639. /**
  9640. * @}
  9641. */
  9642. /**
  9643. * @}
  9644. */
  9645. /** @addtogroup Exported_macros
  9646. * @{
  9647. */
  9648. /******************************* ADC Instances ********************************/
  9649. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  9650. ((INSTANCE) == ADC2))
  9651. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  9652. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC12_COMMON)
  9653. /******************************** CAN Instances ******************************/
  9654. /******************************** COMP Instances ******************************/
  9655. #define IS_COMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == COMP1)
  9656. /******************************* CRC Instances ********************************/
  9657. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  9658. /******************************** DMA Instances *******************************/
  9659. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  9660. ((INSTANCE) == DMA1_Channel2) || \
  9661. ((INSTANCE) == DMA1_Channel3) || \
  9662. ((INSTANCE) == DMA1_Channel4) || \
  9663. ((INSTANCE) == DMA1_Channel5) || \
  9664. ((INSTANCE) == DMA1_Channel6) || \
  9665. ((INSTANCE) == DMA1_Channel7) || \
  9666. ((INSTANCE) == DMA2_Channel1) || \
  9667. ((INSTANCE) == DMA2_Channel2) || \
  9668. ((INSTANCE) == DMA2_Channel3) || \
  9669. ((INSTANCE) == DMA2_Channel4) || \
  9670. ((INSTANCE) == DMA2_Channel5) || \
  9671. ((INSTANCE) == DMA2_Channel6) || \
  9672. ((INSTANCE) == DMA2_Channel7))
  9673. /******************************* GPIO Instances *******************************/
  9674. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  9675. ((INSTANCE) == GPIOB) || \
  9676. ((INSTANCE) == GPIOC) || \
  9677. ((INSTANCE) == GPIOD) || \
  9678. ((INSTANCE) == GPIOH))
  9679. /******************************* GPIO AF Instances ****************************/
  9680. /* On L4, all GPIO Bank support AF */
  9681. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  9682. /**************************** GPIO Lock Instances *****************************/
  9683. /* On L4, all GPIO Bank support the Lock mechanism */
  9684. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  9685. /******************************** I2C Instances *******************************/
  9686. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  9687. ((INSTANCE) == I2C2) || \
  9688. ((INSTANCE) == I2C3))
  9689. /****************** I2C Instances : wakeup capability from stop modes *********/
  9690. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  9691. /****************************** OPAMP Instances *******************************/
  9692. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1)
  9693. #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP1_COMMON)
  9694. /******************************* QSPI Instances *******************************/
  9695. #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
  9696. /******************************* RNG Instances ********************************/
  9697. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  9698. /****************************** RTC Instances *********************************/
  9699. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  9700. /******************************** SAI Instances *******************************/
  9701. /****************************** SMBUS Instances *******************************/
  9702. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  9703. ((INSTANCE) == I2C2) || \
  9704. ((INSTANCE) == I2C3))
  9705. /******************************** SPI Instances *******************************/
  9706. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  9707. ((INSTANCE) == SPI2))
  9708. /****************** LPTIM Instances : All supported instances *****************/
  9709. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  9710. ((INSTANCE) == LPTIM2))
  9711. /****************** LPTIM Instances : supporting the encoder mode *************/
  9712. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  9713. /****************** TIM Instances : All supported instances *******************/
  9714. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9715. ((INSTANCE) == TIM2) || \
  9716. ((INSTANCE) == TIM6) || \
  9717. ((INSTANCE) == TIM15) || \
  9718. ((INSTANCE) == TIM16))
  9719. /****************** TIM Instances : supporting 32 bits counter ****************/
  9720. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  9721. /****************** TIM Instances : supporting the break function *************/
  9722. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9723. ((INSTANCE) == TIM15) || \
  9724. ((INSTANCE) == TIM16))
  9725. /************** TIM Instances : supporting Break source selection *************/
  9726. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9727. ((INSTANCE) == TIM15) || \
  9728. ((INSTANCE) == TIM16))
  9729. /****************** TIM Instances : supporting 2 break inputs *****************/
  9730. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9731. /************* TIM Instances : at least 1 capture/compare channel *************/
  9732. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9733. ((INSTANCE) == TIM2) || \
  9734. ((INSTANCE) == TIM15) || \
  9735. ((INSTANCE) == TIM16))
  9736. /************ TIM Instances : at least 2 capture/compare channels *************/
  9737. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9738. ((INSTANCE) == TIM2) || \
  9739. ((INSTANCE) == TIM15))
  9740. /************ TIM Instances : at least 3 capture/compare channels *************/
  9741. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9742. ((INSTANCE) == TIM2))
  9743. /************ TIM Instances : at least 4 capture/compare channels *************/
  9744. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9745. ((INSTANCE) == TIM2))
  9746. /****************** TIM Instances : at least 5 capture/compare channels *******/
  9747. #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9748. /****************** TIM Instances : at least 6 capture/compare channels *******/
  9749. #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9750. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  9751. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9752. ((INSTANCE) == TIM15) || \
  9753. ((INSTANCE) == TIM16))
  9754. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  9755. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9756. ((INSTANCE) == TIM2) || \
  9757. ((INSTANCE) == TIM6) || \
  9758. ((INSTANCE) == TIM15) || \
  9759. ((INSTANCE) == TIM16))
  9760. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  9761. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9762. ((INSTANCE) == TIM2) || \
  9763. ((INSTANCE) == TIM15) || \
  9764. ((INSTANCE) == TIM16))
  9765. /******************** TIM Instances : DMA burst feature ***********************/
  9766. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9767. ((INSTANCE) == TIM2) || \
  9768. ((INSTANCE) == TIM15) || \
  9769. ((INSTANCE) == TIM16))
  9770. /******************* TIM Instances : output(s) available **********************/
  9771. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  9772. ((((INSTANCE) == TIM1) && \
  9773. (((CHANNEL) == TIM_CHANNEL_1) || \
  9774. ((CHANNEL) == TIM_CHANNEL_2) || \
  9775. ((CHANNEL) == TIM_CHANNEL_3) || \
  9776. ((CHANNEL) == TIM_CHANNEL_4) || \
  9777. ((CHANNEL) == TIM_CHANNEL_5) || \
  9778. ((CHANNEL) == TIM_CHANNEL_6))) \
  9779. || \
  9780. (((INSTANCE) == TIM2) && \
  9781. (((CHANNEL) == TIM_CHANNEL_1) || \
  9782. ((CHANNEL) == TIM_CHANNEL_2) || \
  9783. ((CHANNEL) == TIM_CHANNEL_3) || \
  9784. ((CHANNEL) == TIM_CHANNEL_4))) \
  9785. || \
  9786. (((INSTANCE) == TIM15) && \
  9787. (((CHANNEL) == TIM_CHANNEL_1) || \
  9788. ((CHANNEL) == TIM_CHANNEL_2))) \
  9789. || \
  9790. (((INSTANCE) == TIM16) && \
  9791. (((CHANNEL) == TIM_CHANNEL_1))))
  9792. /****************** TIM Instances : supporting complementary output(s) ********/
  9793. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  9794. ((((INSTANCE) == TIM1) && \
  9795. (((CHANNEL) == TIM_CHANNEL_1) || \
  9796. ((CHANNEL) == TIM_CHANNEL_2) || \
  9797. ((CHANNEL) == TIM_CHANNEL_3))) \
  9798. || \
  9799. (((INSTANCE) == TIM15) && \
  9800. ((CHANNEL) == TIM_CHANNEL_1)) \
  9801. || \
  9802. (((INSTANCE) == TIM16) && \
  9803. ((CHANNEL) == TIM_CHANNEL_1)))
  9804. /****************** TIM Instances : supporting clock division *****************/
  9805. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9806. ((INSTANCE) == TIM2) || \
  9807. ((INSTANCE) == TIM15) || \
  9808. ((INSTANCE) == TIM16))
  9809. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  9810. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9811. ((INSTANCE) == TIM2) || \
  9812. ((INSTANCE) == TIM15))
  9813. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  9814. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9815. ((INSTANCE) == TIM2))
  9816. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  9817. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9818. ((INSTANCE) == TIM2) || \
  9819. ((INSTANCE) == TIM15))
  9820. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  9821. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9822. ((INSTANCE) == TIM2) || \
  9823. ((INSTANCE) == TIM15))
  9824. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  9825. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9826. /****************** TIM Instances : supporting commutation event generation ***/
  9827. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9828. ((INSTANCE) == TIM15) || \
  9829. ((INSTANCE) == TIM16))
  9830. /****************** TIM Instances : supporting counting mode selection ********/
  9831. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9832. ((INSTANCE) == TIM2))
  9833. /****************** TIM Instances : supporting encoder interface **************/
  9834. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9835. ((INSTANCE) == TIM2))
  9836. /****************** TIM Instances : supporting Hall sensor interface **********/
  9837. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9838. ((INSTANCE) == TIM2))
  9839. /**************** TIM Instances : external trigger input available ************/
  9840. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9841. ((INSTANCE) == TIM2))
  9842. /************* TIM Instances : supporting ETR source selection ***************/
  9843. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9844. ((INSTANCE) == TIM2))
  9845. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  9846. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9847. ((INSTANCE) == TIM2) || \
  9848. ((INSTANCE) == TIM6) || \
  9849. ((INSTANCE) == TIM15))
  9850. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  9851. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9852. ((INSTANCE) == TIM2) || \
  9853. ((INSTANCE) == TIM15))
  9854. /****************** TIM Instances : supporting OCxREF clear *******************/
  9855. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9856. ((INSTANCE) == TIM2))
  9857. /****************** TIM Instances : remapping capability **********************/
  9858. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9859. ((INSTANCE) == TIM2) || \
  9860. ((INSTANCE) == TIM15) || \
  9861. ((INSTANCE) == TIM16))
  9862. /****************** TIM Instances : supporting repetition counter *************/
  9863. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9864. ((INSTANCE) == TIM15) || \
  9865. ((INSTANCE) == TIM16))
  9866. /****************** TIM Instances : supporting synchronization ****************/
  9867. #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
  9868. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  9869. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9870. /******************* TIM Instances : Timer input XOR function *****************/
  9871. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9872. ((INSTANCE) == TIM2) || \
  9873. ((INSTANCE) == TIM15))
  9874. /****************** TIM Instances : Advanced timer instances *******************/
  9875. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  9876. /****************************** TSC Instances *********************************/
  9877. #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
  9878. /******************** USART Instances : Synchronous mode **********************/
  9879. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9880. ((INSTANCE) == USART2) || \
  9881. ((INSTANCE) == USART3))
  9882. /******************** UART Instances : Asynchronous mode **********************/
  9883. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9884. ((INSTANCE) == USART2) || \
  9885. ((INSTANCE) == USART3))
  9886. /****************** UART Instances : Auto Baud Rate detection ****************/
  9887. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9888. ((INSTANCE) == USART2) || \
  9889. ((INSTANCE) == USART3))
  9890. /****************** UART Instances : Driver Enable *****************/
  9891. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9892. ((INSTANCE) == USART2) || \
  9893. ((INSTANCE) == USART3) || \
  9894. ((INSTANCE) == LPUART1))
  9895. /******************** UART Instances : Half-Duplex mode **********************/
  9896. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9897. ((INSTANCE) == USART2) || \
  9898. ((INSTANCE) == USART3) || \
  9899. ((INSTANCE) == LPUART1))
  9900. /****************** UART Instances : Hardware Flow control ********************/
  9901. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9902. ((INSTANCE) == USART2) || \
  9903. ((INSTANCE) == USART3) || \
  9904. ((INSTANCE) == LPUART1))
  9905. /******************** UART Instances : LIN mode **********************/
  9906. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9907. ((INSTANCE) == USART2) || \
  9908. ((INSTANCE) == USART3))
  9909. /******************** UART Instances : Wake-up from Stop mode **********************/
  9910. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9911. ((INSTANCE) == USART2) || \
  9912. ((INSTANCE) == USART3) || \
  9913. ((INSTANCE) == LPUART1))
  9914. /*********************** UART Instances : IRDA mode ***************************/
  9915. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9916. ((INSTANCE) == USART2) || \
  9917. ((INSTANCE) == USART3))
  9918. /********************* USART Instances : Smard card mode ***********************/
  9919. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9920. ((INSTANCE) == USART2) || \
  9921. ((INSTANCE) == USART3))
  9922. /******************** LPUART Instance *****************************************/
  9923. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  9924. /****************************** IWDG Instances ********************************/
  9925. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  9926. /****************************** WWDG Instances ********************************/
  9927. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  9928. /******************************* USB Instances *******************************/
  9929. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  9930. #define IS_PCD_ALL_INSTANCE IS_USB_ALL_INSTANCE
  9931. /**
  9932. * @}
  9933. */
  9934. /******************************************************************************/
  9935. /* For a painless codes migration between the STM32L4xx device product */
  9936. /* lines, the aliases defined below are put in place to overcome the */
  9937. /* differences in the interrupt handlers and IRQn definitions. */
  9938. /* No need to update developed interrupt code when moving across */
  9939. /* product lines within the same STM32L4 Family */
  9940. /******************************************************************************/
  9941. /* Aliases for __IRQn */
  9942. #define ADC1_IRQn ADC1_2_IRQn
  9943. #define HASH_RNG_IRQn RNG_IRQn
  9944. #define HASH_CRS_IRQn CRS_IRQn
  9945. #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn
  9946. #define TIM6_DAC_IRQn TIM6_IRQn
  9947. /* Aliases for __IRQHandler */
  9948. #define ADC1_IRQHandler ADC1_2_IRQHandler
  9949. #define HASH_RNG_IRQHandler RNG_IRQHandler
  9950. #define HASH_CRS_IRQHandler CRS_IRQHandler
  9951. #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler
  9952. #define TIM6_DAC_IRQHandler TIM6_IRQHandler
  9953. #ifdef __cplusplus
  9954. }
  9955. #endif /* __cplusplus */
  9956. #endif /* __STM32L412xx_H */
  9957. /**
  9958. * @}
  9959. */
  9960. /**
  9961. * @}
  9962. */
  9963. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/