lsm6dso_reg.c 235 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100
  1. /*
  2. ******************************************************************************
  3. * @file lsm6dso_reg.c
  4. * @author Sensors Software Solution Team
  5. * @brief LSM6DSO driver file
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #include "lsm6dso_reg.h"
  20. /**
  21. * @defgroup LSM6DSO
  22. * @brief This file provides a set of functions needed to drive the
  23. * lsm6dso enhanced inertial module.
  24. * @{
  25. *
  26. */
  27. /**
  28. * @defgroup LSM6DSO_Interfaces_Functions
  29. * @brief This section provide a set of functions used to read and
  30. * write a generic register of the device.
  31. * MANDATORY: return 0 -> no Error.
  32. * @{
  33. *
  34. */
  35. /**
  36. * @brief Read generic device register
  37. *
  38. * @param ctx read / write interface definitions(ptr)
  39. * @param reg register to read
  40. * @param data pointer to buffer that store the data read(ptr)
  41. * @param len number of consecutive register to read
  42. * @retval interface status (MANDATORY: return 0 -> no Error)
  43. *
  44. */
  45. int32_t lsm6dso_read_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data,
  46. uint16_t len)
  47. {
  48. int32_t ret;
  49. ret = ctx->read_reg(ctx->handle, reg, data, len);
  50. return ret;
  51. }
  52. /**
  53. * @brief Write generic device register
  54. *
  55. * @param ctx read / write interface definitions(ptr)
  56. * @param reg register to write
  57. * @param data pointer to data to write in register reg(ptr)
  58. * @param len number of consecutive register to write
  59. * @retval interface status (MANDATORY: return 0 -> no Error)
  60. *
  61. */
  62. int32_t lsm6dso_write_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data,
  63. uint16_t len)
  64. {
  65. int32_t ret;
  66. ret = ctx->write_reg(ctx->handle, reg, data, len);
  67. return ret;
  68. }
  69. /**
  70. * @}
  71. *
  72. */
  73. /**
  74. * @defgroup LSM6DSO_Sensitivity
  75. * @brief These functions convert raw-data into engineering units.
  76. * @{
  77. *
  78. */
  79. float_t lsm6dso_from_fs2_to_mg(int16_t lsb)
  80. {
  81. return ((float_t)lsb) * 0.061f;
  82. }
  83. float_t lsm6dso_from_fs4_to_mg(int16_t lsb)
  84. {
  85. return ((float_t)lsb) * 0.122f;
  86. }
  87. float_t lsm6dso_from_fs8_to_mg(int16_t lsb)
  88. {
  89. return ((float_t)lsb) * 0.244f;
  90. }
  91. float_t lsm6dso_from_fs16_to_mg(int16_t lsb)
  92. {
  93. return ((float_t)lsb) *0.488f;
  94. }
  95. float_t lsm6dso_from_fs125_to_mdps(int16_t lsb)
  96. {
  97. return ((float_t)lsb) *4.375f;
  98. }
  99. float_t lsm6dso_from_fs500_to_mdps(int16_t lsb)
  100. {
  101. return ((float_t)lsb) *17.50f;
  102. }
  103. float_t lsm6dso_from_fs250_to_mdps(int16_t lsb)
  104. {
  105. return ((float_t)lsb) *8.750f;
  106. }
  107. float_t lsm6dso_from_fs1000_to_mdps(int16_t lsb)
  108. {
  109. return ((float_t)lsb) *35.0f;
  110. }
  111. float_t lsm6dso_from_fs2000_to_mdps(int16_t lsb)
  112. {
  113. return ((float_t)lsb) *70.0f;
  114. }
  115. float_t lsm6dso_from_lsb_to_celsius(int16_t lsb)
  116. {
  117. return (((float_t)lsb / 256.0f) + 25.0f);
  118. }
  119. float_t lsm6dso_from_lsb_to_nsec(int16_t lsb)
  120. {
  121. return ((float_t)lsb * 25000.0f);
  122. }
  123. /**
  124. * @}
  125. *
  126. */
  127. /**
  128. * @defgroup LSM6DSO_Data_Generation
  129. * @brief This section groups all the functions concerning
  130. * data generation.
  131. *
  132. */
  133. /**
  134. * @brief Accelerometer full-scale selection.[set]
  135. *
  136. * @param ctx read / write interface definitions
  137. * @param val change the values of fs_xl in reg CTRL1_XL
  138. *
  139. */
  140. int32_t lsm6dso_xl_full_scale_set(stmdev_ctx_t *ctx,
  141. lsm6dso_fs_xl_t val)
  142. {
  143. lsm6dso_ctrl1_xl_t reg;
  144. int32_t ret;
  145. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  146. if (ret == 0) {
  147. reg.fs_xl = (uint8_t) val;
  148. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  149. }
  150. return ret;
  151. }
  152. /**
  153. * @brief Accelerometer full-scale selection.[get]
  154. *
  155. * @param ctx read / write interface definitions
  156. * @param val Get the values of fs_xl in reg CTRL1_XL
  157. *
  158. */
  159. int32_t lsm6dso_xl_full_scale_get(stmdev_ctx_t *ctx, lsm6dso_fs_xl_t *val)
  160. {
  161. lsm6dso_ctrl1_xl_t reg;
  162. int32_t ret;
  163. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  164. switch (reg.fs_xl) {
  165. case LSM6DSO_2g:
  166. *val = LSM6DSO_2g;
  167. break;
  168. case LSM6DSO_16g:
  169. *val = LSM6DSO_16g;
  170. break;
  171. case LSM6DSO_4g:
  172. *val = LSM6DSO_4g;
  173. break;
  174. case LSM6DSO_8g:
  175. *val = LSM6DSO_8g;
  176. break;
  177. default:
  178. *val = LSM6DSO_2g;
  179. break;
  180. }
  181. return ret;
  182. }
  183. /**
  184. * @brief Accelerometer UI data rate selection.[set]
  185. *
  186. * @param ctx read / write interface definitions
  187. * @param val change the values of odr_xl in reg CTRL1_XL
  188. *
  189. */
  190. int32_t lsm6dso_xl_data_rate_set(stmdev_ctx_t *ctx, lsm6dso_odr_xl_t val)
  191. {
  192. lsm6dso_odr_xl_t odr_xl = val;
  193. lsm6dso_emb_fsm_enable_t fsm_enable;
  194. lsm6dso_fsm_odr_t fsm_odr;
  195. lsm6dso_ctrl1_xl_t reg;
  196. int32_t ret;
  197. /* Check the Finite State Machine data rate constraints */
  198. ret = lsm6dso_fsm_enable_get(ctx, &fsm_enable);
  199. if (ret == 0) {
  200. if ( (fsm_enable.fsm_enable_a.fsm1_en |
  201. fsm_enable.fsm_enable_a.fsm2_en |
  202. fsm_enable.fsm_enable_a.fsm3_en |
  203. fsm_enable.fsm_enable_a.fsm4_en |
  204. fsm_enable.fsm_enable_a.fsm5_en |
  205. fsm_enable.fsm_enable_a.fsm6_en |
  206. fsm_enable.fsm_enable_a.fsm7_en |
  207. fsm_enable.fsm_enable_a.fsm8_en |
  208. fsm_enable.fsm_enable_b.fsm9_en |
  209. fsm_enable.fsm_enable_b.fsm10_en |
  210. fsm_enable.fsm_enable_b.fsm11_en |
  211. fsm_enable.fsm_enable_b.fsm12_en |
  212. fsm_enable.fsm_enable_b.fsm13_en |
  213. fsm_enable.fsm_enable_b.fsm14_en |
  214. fsm_enable.fsm_enable_b.fsm15_en |
  215. fsm_enable.fsm_enable_b.fsm16_en ) == PROPERTY_ENABLE ){
  216. ret = lsm6dso_fsm_data_rate_get(ctx, &fsm_odr);
  217. if (ret == 0) {
  218. switch (fsm_odr) {
  219. case LSM6DSO_ODR_FSM_12Hz5:
  220. if (val == LSM6DSO_XL_ODR_OFF){
  221. odr_xl = LSM6DSO_XL_ODR_12Hz5;
  222. } else {
  223. odr_xl = val;
  224. }
  225. break;
  226. case LSM6DSO_ODR_FSM_26Hz:
  227. if (val == LSM6DSO_XL_ODR_OFF){
  228. odr_xl = LSM6DSO_XL_ODR_26Hz;
  229. } else if (val == LSM6DSO_XL_ODR_12Hz5){
  230. odr_xl = LSM6DSO_XL_ODR_26Hz;
  231. } else {
  232. odr_xl = val;
  233. }
  234. break;
  235. case LSM6DSO_ODR_FSM_52Hz:
  236. if (val == LSM6DSO_XL_ODR_OFF){
  237. odr_xl = LSM6DSO_XL_ODR_52Hz;
  238. } else if (val == LSM6DSO_XL_ODR_12Hz5){
  239. odr_xl = LSM6DSO_XL_ODR_52Hz;
  240. } else if (val == LSM6DSO_XL_ODR_26Hz){
  241. odr_xl = LSM6DSO_XL_ODR_52Hz;
  242. } else {
  243. odr_xl = val;
  244. }
  245. break;
  246. case LSM6DSO_ODR_FSM_104Hz:
  247. if (val == LSM6DSO_XL_ODR_OFF){
  248. odr_xl = LSM6DSO_XL_ODR_104Hz;
  249. } else if (val == LSM6DSO_XL_ODR_12Hz5){
  250. odr_xl = LSM6DSO_XL_ODR_104Hz;
  251. } else if (val == LSM6DSO_XL_ODR_26Hz){
  252. odr_xl = LSM6DSO_XL_ODR_104Hz;
  253. } else if (val == LSM6DSO_XL_ODR_52Hz){
  254. odr_xl = LSM6DSO_XL_ODR_104Hz;
  255. } else {
  256. odr_xl = val;
  257. }
  258. break;
  259. default:
  260. odr_xl = val;
  261. break;
  262. }
  263. }
  264. }
  265. }
  266. if (ret == 0) {
  267. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  268. }
  269. if (ret == 0) {
  270. reg.odr_xl = (uint8_t) odr_xl;
  271. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  272. }
  273. return ret;
  274. }
  275. /**
  276. * @brief Accelerometer UI data rate selection.[get]
  277. *
  278. * @param ctx read / write interface definitions
  279. * @param val Get the values of odr_xl in reg CTRL1_XL
  280. *
  281. */
  282. int32_t lsm6dso_xl_data_rate_get(stmdev_ctx_t *ctx, lsm6dso_odr_xl_t *val)
  283. {
  284. lsm6dso_ctrl1_xl_t reg;
  285. int32_t ret;
  286. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  287. switch (reg.odr_xl) {
  288. case LSM6DSO_XL_ODR_OFF:
  289. *val = LSM6DSO_XL_ODR_OFF;
  290. break;
  291. case LSM6DSO_XL_ODR_12Hz5:
  292. *val = LSM6DSO_XL_ODR_12Hz5;
  293. break;
  294. case LSM6DSO_XL_ODR_26Hz:
  295. *val = LSM6DSO_XL_ODR_26Hz;
  296. break;
  297. case LSM6DSO_XL_ODR_52Hz:
  298. *val = LSM6DSO_XL_ODR_52Hz;
  299. break;
  300. case LSM6DSO_XL_ODR_104Hz:
  301. *val = LSM6DSO_XL_ODR_104Hz;
  302. break;
  303. case LSM6DSO_XL_ODR_208Hz:
  304. *val = LSM6DSO_XL_ODR_208Hz;
  305. break;
  306. case LSM6DSO_XL_ODR_417Hz:
  307. *val = LSM6DSO_XL_ODR_417Hz;
  308. break;
  309. case LSM6DSO_XL_ODR_833Hz:
  310. *val = LSM6DSO_XL_ODR_833Hz;
  311. break;
  312. case LSM6DSO_XL_ODR_1667Hz:
  313. *val = LSM6DSO_XL_ODR_1667Hz;
  314. break;
  315. case LSM6DSO_XL_ODR_3333Hz:
  316. *val = LSM6DSO_XL_ODR_3333Hz;
  317. break;
  318. case LSM6DSO_XL_ODR_6667Hz:
  319. *val = LSM6DSO_XL_ODR_6667Hz;
  320. break;
  321. case LSM6DSO_XL_ODR_1Hz6:
  322. *val = LSM6DSO_XL_ODR_1Hz6;
  323. break;
  324. default:
  325. *val = LSM6DSO_XL_ODR_OFF;
  326. break;
  327. }
  328. return ret;
  329. }
  330. /**
  331. * @brief Gyroscope UI chain full-scale selection.[set]
  332. *
  333. * @param ctx read / write interface definitions
  334. * @param val change the values of fs_g in reg CTRL2_G
  335. *
  336. */
  337. int32_t lsm6dso_gy_full_scale_set(stmdev_ctx_t *ctx, lsm6dso_fs_g_t val)
  338. {
  339. lsm6dso_ctrl2_g_t reg;
  340. int32_t ret;
  341. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  342. if (ret == 0) {
  343. reg.fs_g = (uint8_t) val;
  344. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  345. }
  346. return ret;
  347. }
  348. /**
  349. * @brief Gyroscope UI chain full-scale selection.[get]
  350. *
  351. * @param ctx read / write interface definitions
  352. * @param val Get the values of fs_g in reg CTRL2_G
  353. *
  354. */
  355. int32_t lsm6dso_gy_full_scale_get(stmdev_ctx_t *ctx, lsm6dso_fs_g_t *val)
  356. {
  357. lsm6dso_ctrl2_g_t reg;
  358. int32_t ret;
  359. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  360. switch (reg.fs_g) {
  361. case LSM6DSO_250dps:
  362. *val = LSM6DSO_250dps;
  363. break;
  364. case LSM6DSO_125dps:
  365. *val = LSM6DSO_125dps;
  366. break;
  367. case LSM6DSO_500dps:
  368. *val = LSM6DSO_500dps;
  369. break;
  370. case LSM6DSO_1000dps:
  371. *val = LSM6DSO_1000dps;
  372. break;
  373. case LSM6DSO_2000dps:
  374. *val = LSM6DSO_2000dps;
  375. break;
  376. default:
  377. *val = LSM6DSO_250dps;
  378. break;
  379. }
  380. return ret;
  381. }
  382. /**
  383. * @brief Gyroscope UI data rate selection.[set]
  384. *
  385. * @param ctx read / write interface definitions
  386. * @param val change the values of odr_g in reg CTRL2_G
  387. *
  388. */
  389. int32_t lsm6dso_gy_data_rate_set(stmdev_ctx_t *ctx, lsm6dso_odr_g_t val)
  390. {
  391. lsm6dso_odr_g_t odr_gy = val;
  392. lsm6dso_emb_fsm_enable_t fsm_enable;
  393. lsm6dso_fsm_odr_t fsm_odr;
  394. lsm6dso_ctrl2_g_t reg;
  395. int32_t ret;
  396. /* Check the Finite State Machine data rate constraints */
  397. ret = lsm6dso_fsm_enable_get(ctx, &fsm_enable);
  398. if (ret == 0) {
  399. if ( (fsm_enable.fsm_enable_a.fsm1_en |
  400. fsm_enable.fsm_enable_a.fsm2_en |
  401. fsm_enable.fsm_enable_a.fsm3_en |
  402. fsm_enable.fsm_enable_a.fsm4_en |
  403. fsm_enable.fsm_enable_a.fsm5_en |
  404. fsm_enable.fsm_enable_a.fsm6_en |
  405. fsm_enable.fsm_enable_a.fsm7_en |
  406. fsm_enable.fsm_enable_a.fsm8_en |
  407. fsm_enable.fsm_enable_b.fsm9_en |
  408. fsm_enable.fsm_enable_b.fsm10_en |
  409. fsm_enable.fsm_enable_b.fsm11_en |
  410. fsm_enable.fsm_enable_b.fsm12_en |
  411. fsm_enable.fsm_enable_b.fsm13_en |
  412. fsm_enable.fsm_enable_b.fsm14_en |
  413. fsm_enable.fsm_enable_b.fsm15_en |
  414. fsm_enable.fsm_enable_b.fsm16_en ) == PROPERTY_ENABLE ){
  415. ret = lsm6dso_fsm_data_rate_get(ctx, &fsm_odr);
  416. if (ret == 0) {
  417. switch (fsm_odr) {
  418. case LSM6DSO_ODR_FSM_12Hz5:
  419. if (val == LSM6DSO_GY_ODR_OFF){
  420. odr_gy = LSM6DSO_GY_ODR_12Hz5;
  421. } else {
  422. odr_gy = val;
  423. }
  424. break;
  425. case LSM6DSO_ODR_FSM_26Hz:
  426. if (val == LSM6DSO_GY_ODR_OFF){
  427. odr_gy = LSM6DSO_GY_ODR_26Hz;
  428. } else if (val == LSM6DSO_GY_ODR_12Hz5){
  429. odr_gy = LSM6DSO_GY_ODR_26Hz;
  430. } else {
  431. odr_gy = val;
  432. }
  433. break;
  434. case LSM6DSO_ODR_FSM_52Hz:
  435. if (val == LSM6DSO_GY_ODR_OFF){
  436. odr_gy = LSM6DSO_GY_ODR_52Hz;
  437. } else if (val == LSM6DSO_GY_ODR_12Hz5){
  438. odr_gy = LSM6DSO_GY_ODR_52Hz;
  439. } else if (val == LSM6DSO_GY_ODR_26Hz){
  440. odr_gy = LSM6DSO_GY_ODR_52Hz;
  441. } else {
  442. odr_gy = val;
  443. }
  444. break;
  445. case LSM6DSO_ODR_FSM_104Hz:
  446. if (val == LSM6DSO_GY_ODR_OFF){
  447. odr_gy = LSM6DSO_GY_ODR_104Hz;
  448. } else if (val == LSM6DSO_GY_ODR_12Hz5){
  449. odr_gy = LSM6DSO_GY_ODR_104Hz;
  450. } else if (val == LSM6DSO_GY_ODR_26Hz){
  451. odr_gy = LSM6DSO_GY_ODR_104Hz;
  452. } else if (val == LSM6DSO_GY_ODR_52Hz){
  453. odr_gy = LSM6DSO_GY_ODR_104Hz;
  454. } else {
  455. odr_gy = val;
  456. }
  457. break;
  458. default:
  459. odr_gy = val;
  460. break;
  461. }
  462. }
  463. }
  464. }
  465. if (ret == 0) {
  466. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  467. }
  468. if (ret == 0) {
  469. reg.odr_g = (uint8_t) odr_gy;
  470. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  471. }
  472. return ret;
  473. }
  474. /**
  475. * @brief Gyroscope UI data rate selection.[get]
  476. *
  477. * @param ctx read / write interface definitions
  478. * @param val Get the values of odr_g in reg CTRL2_G
  479. *
  480. */
  481. int32_t lsm6dso_gy_data_rate_get(stmdev_ctx_t *ctx, lsm6dso_odr_g_t *val)
  482. {
  483. lsm6dso_ctrl2_g_t reg;
  484. int32_t ret;
  485. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_G, (uint8_t*)&reg, 1);
  486. switch (reg.odr_g) {
  487. case LSM6DSO_GY_ODR_OFF:
  488. *val = LSM6DSO_GY_ODR_OFF;
  489. break;
  490. case LSM6DSO_GY_ODR_12Hz5:
  491. *val = LSM6DSO_GY_ODR_12Hz5;
  492. break;
  493. case LSM6DSO_GY_ODR_26Hz:
  494. *val = LSM6DSO_GY_ODR_26Hz;
  495. break;
  496. case LSM6DSO_GY_ODR_52Hz:
  497. *val = LSM6DSO_GY_ODR_52Hz;
  498. break;
  499. case LSM6DSO_GY_ODR_104Hz:
  500. *val = LSM6DSO_GY_ODR_104Hz;
  501. break;
  502. case LSM6DSO_GY_ODR_208Hz:
  503. *val = LSM6DSO_GY_ODR_208Hz;
  504. break;
  505. case LSM6DSO_GY_ODR_417Hz:
  506. *val = LSM6DSO_GY_ODR_417Hz;
  507. break;
  508. case LSM6DSO_GY_ODR_833Hz:
  509. *val = LSM6DSO_GY_ODR_833Hz;
  510. break;
  511. case LSM6DSO_GY_ODR_1667Hz:
  512. *val = LSM6DSO_GY_ODR_1667Hz;
  513. break;
  514. case LSM6DSO_GY_ODR_3333Hz:
  515. *val = LSM6DSO_GY_ODR_3333Hz;
  516. break;
  517. case LSM6DSO_GY_ODR_6667Hz:
  518. *val = LSM6DSO_GY_ODR_6667Hz;
  519. break;
  520. default:
  521. *val = LSM6DSO_GY_ODR_OFF;
  522. break;
  523. }
  524. return ret;
  525. }
  526. /**
  527. * @brief Block data update.[set]
  528. *
  529. * @param ctx read / write interface definitions
  530. * @param val change the values of bdu in reg CTRL3_C
  531. *
  532. */
  533. int32_t lsm6dso_block_data_update_set(stmdev_ctx_t *ctx, uint8_t val)
  534. {
  535. lsm6dso_ctrl3_c_t reg;
  536. int32_t ret;
  537. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  538. if (ret == 0) {
  539. reg.bdu = val;
  540. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  541. }
  542. return ret;
  543. }
  544. /**
  545. * @brief Block data update.[get]
  546. *
  547. * @param ctx read / write interface definitions
  548. * @param val change the values of bdu in reg CTRL3_C
  549. *
  550. */
  551. int32_t lsm6dso_block_data_update_get(stmdev_ctx_t *ctx, uint8_t *val)
  552. {
  553. lsm6dso_ctrl3_c_t reg;
  554. int32_t ret;
  555. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  556. *val = reg.bdu;
  557. return ret;
  558. }
  559. /**
  560. * @brief Weight of XL user offset bits of registers X_OFS_USR (73h),
  561. * Y_OFS_USR (74h), Z_OFS_USR (75h).[set]
  562. *
  563. * @param ctx read / write interface definitions
  564. * @param val change the values of usr_off_w in reg CTRL6_C
  565. *
  566. */
  567. int32_t lsm6dso_xl_offset_weight_set(stmdev_ctx_t *ctx,
  568. lsm6dso_usr_off_w_t val)
  569. {
  570. lsm6dso_ctrl6_c_t reg;
  571. int32_t ret;
  572. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  573. if (ret == 0) {
  574. reg.usr_off_w = (uint8_t)val;
  575. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  576. }
  577. return ret;
  578. }
  579. /**
  580. * @brief Weight of XL user offset bits of registers X_OFS_USR (73h),
  581. * Y_OFS_USR (74h), Z_OFS_USR (75h).[get]
  582. *
  583. * @param ctx read / write interface definitions
  584. * @param val Get the values of usr_off_w in reg CTRL6_C
  585. *
  586. */
  587. int32_t lsm6dso_xl_offset_weight_get(stmdev_ctx_t *ctx,
  588. lsm6dso_usr_off_w_t *val)
  589. {
  590. lsm6dso_ctrl6_c_t reg;
  591. int32_t ret;
  592. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  593. switch (reg.usr_off_w) {
  594. case LSM6DSO_LSb_1mg:
  595. *val = LSM6DSO_LSb_1mg;
  596. break;
  597. case LSM6DSO_LSb_16mg:
  598. *val = LSM6DSO_LSb_16mg;
  599. break;
  600. default:
  601. *val = LSM6DSO_LSb_1mg;
  602. break;
  603. }
  604. return ret;
  605. }
  606. /**
  607. * @brief Accelerometer power mode.[set]
  608. *
  609. * @param ctx read / write interface definitions
  610. * @param val change the values of xl_hm_mode in
  611. * reg CTRL6_C
  612. *
  613. */
  614. int32_t lsm6dso_xl_power_mode_set(stmdev_ctx_t *ctx,
  615. lsm6dso_xl_hm_mode_t val)
  616. {
  617. lsm6dso_ctrl5_c_t ctrl5_c;
  618. lsm6dso_ctrl6_c_t ctrl6_c;
  619. int32_t ret;
  620. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*) &ctrl5_c, 1);
  621. if (ret == 0) {
  622. ctrl5_c.xl_ulp_en = ((uint8_t)val & 0x02U) >> 1;
  623. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*) &ctrl5_c, 1);
  624. }
  625. if (ret == 0) {
  626. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*) &ctrl6_c, 1);
  627. }
  628. if (ret == 0) {
  629. ctrl6_c.xl_hm_mode = (uint8_t)val & 0x01U;
  630. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*) &ctrl6_c, 1);
  631. }
  632. return ret;
  633. }
  634. /**
  635. * @brief Accelerometer power mode.[get]
  636. *
  637. * @param ctx read / write interface definitions
  638. * @param val Get the values of xl_hm_mode in reg CTRL6_C
  639. *
  640. */
  641. int32_t lsm6dso_xl_power_mode_get(stmdev_ctx_t *ctx,
  642. lsm6dso_xl_hm_mode_t *val)
  643. {
  644. lsm6dso_ctrl5_c_t ctrl5_c;
  645. lsm6dso_ctrl6_c_t ctrl6_c;
  646. int32_t ret;
  647. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*) &ctrl5_c, 1);
  648. if (ret == 0) {
  649. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*) &ctrl6_c, 1);
  650. switch ( (ctrl5_c.xl_ulp_en << 1) | ctrl6_c.xl_hm_mode) {
  651. case LSM6DSO_HIGH_PERFORMANCE_MD:
  652. *val = LSM6DSO_HIGH_PERFORMANCE_MD;
  653. break;
  654. case LSM6DSO_LOW_NORMAL_POWER_MD:
  655. *val = LSM6DSO_LOW_NORMAL_POWER_MD;
  656. break;
  657. case LSM6DSO_ULTRA_LOW_POWER_MD:
  658. *val = LSM6DSO_ULTRA_LOW_POWER_MD;
  659. break;
  660. default:
  661. *val = LSM6DSO_HIGH_PERFORMANCE_MD;
  662. break;
  663. }
  664. }
  665. return ret;
  666. }
  667. /**
  668. * @brief Operating mode for gyroscope.[set]
  669. *
  670. * @param ctx read / write interface definitions
  671. * @param val change the values of g_hm_mode in reg CTRL7_G
  672. *
  673. */
  674. int32_t lsm6dso_gy_power_mode_set(stmdev_ctx_t *ctx,
  675. lsm6dso_g_hm_mode_t val)
  676. {
  677. lsm6dso_ctrl7_g_t reg;
  678. int32_t ret;
  679. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  680. if (ret == 0) {
  681. reg.g_hm_mode = (uint8_t)val;
  682. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  683. }
  684. return ret;
  685. }
  686. /**
  687. * @brief Operating mode for gyroscope.[get]
  688. *
  689. * @param ctx read / write interface definitions
  690. * @param val Get the values of g_hm_mode in reg CTRL7_G
  691. *
  692. */
  693. int32_t lsm6dso_gy_power_mode_get(stmdev_ctx_t *ctx,
  694. lsm6dso_g_hm_mode_t *val)
  695. {
  696. lsm6dso_ctrl7_g_t reg;
  697. int32_t ret;
  698. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  699. switch (reg.g_hm_mode) {
  700. case LSM6DSO_GY_HIGH_PERFORMANCE:
  701. *val = LSM6DSO_GY_HIGH_PERFORMANCE;
  702. break;
  703. case LSM6DSO_GY_NORMAL:
  704. *val = LSM6DSO_GY_NORMAL;
  705. break;
  706. default:
  707. *val = LSM6DSO_GY_HIGH_PERFORMANCE;
  708. break;
  709. }
  710. return ret;
  711. }
  712. /**
  713. * @brief Read all the interrupt flag of the device.[get]
  714. *
  715. * @param ctx read / write interface definitions
  716. * @param val registers ALL_INT_SRC; WAKE_UP_SRC;
  717. * TAP_SRC; D6D_SRC; STATUS_REG;
  718. * EMB_FUNC_STATUS; FSM_STATUS_A/B
  719. *
  720. */
  721. int32_t lsm6dso_all_sources_get(stmdev_ctx_t *ctx,
  722. lsm6dso_all_sources_t *val)
  723. {
  724. int32_t ret;
  725. ret = lsm6dso_read_reg(ctx, LSM6DSO_ALL_INT_SRC,
  726. (uint8_t*)&val->all_int_src, 1);
  727. if (ret == 0) {
  728. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_SRC,
  729. (uint8_t*)&val->wake_up_src, 1);
  730. }
  731. if (ret == 0) {
  732. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_SRC,
  733. (uint8_t*)&val->tap_src, 1);
  734. }
  735. if (ret == 0) {
  736. ret = lsm6dso_read_reg(ctx, LSM6DSO_D6D_SRC,
  737. (uint8_t*)&val->d6d_src, 1);
  738. }
  739. if (ret == 0) {
  740. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_REG,
  741. (uint8_t*)&val->status_reg, 1);
  742. }
  743. if (ret == 0) {
  744. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  745. }
  746. if (ret == 0) {
  747. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_STATUS,
  748. (uint8_t*)&val->emb_func_status, 1);
  749. }
  750. if (ret == 0) {
  751. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_STATUS_A,
  752. (uint8_t*)&val->fsm_status_a, 1);
  753. }
  754. if (ret == 0) {
  755. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_STATUS_B,
  756. (uint8_t*)&val->fsm_status_b, 1);
  757. }
  758. if (ret == 0) {
  759. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  760. }
  761. return ret;
  762. }
  763. /**
  764. * @brief The STATUS_REG register is read by the primary interface.[get]
  765. *
  766. * @param ctx read / write interface definitions
  767. * @param val register STATUS_REG
  768. *
  769. */
  770. int32_t lsm6dso_status_reg_get(stmdev_ctx_t *ctx, lsm6dso_status_reg_t *val)
  771. {
  772. int32_t ret;
  773. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_REG, (uint8_t*) val, 1);
  774. return ret;
  775. }
  776. /**
  777. * @brief Accelerometer new data available.[get]
  778. *
  779. * @param ctx read / write interface definitions
  780. * @param val change the values of xlda in reg STATUS_REG
  781. *
  782. */
  783. int32_t lsm6dso_xl_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  784. {
  785. lsm6dso_status_reg_t reg;
  786. int32_t ret;
  787. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_REG, (uint8_t*)&reg, 1);
  788. *val = reg.xlda;
  789. return ret;
  790. }
  791. /**
  792. * @brief Gyroscope new data available.[get]
  793. *
  794. * @param ctx read / write interface definitions
  795. * @param val change the values of gda in reg STATUS_REG
  796. *
  797. */
  798. int32_t lsm6dso_gy_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  799. {
  800. lsm6dso_status_reg_t reg;
  801. int32_t ret;
  802. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_REG, (uint8_t*)&reg, 1);
  803. *val = reg.gda;
  804. return ret;
  805. }
  806. /**
  807. * @brief Temperature new data available.[get]
  808. *
  809. * @param ctx read / write interface definitions
  810. * @param val change the values of tda in reg STATUS_REG
  811. *
  812. */
  813. int32_t lsm6dso_temp_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  814. {
  815. lsm6dso_status_reg_t reg;
  816. int32_t ret;
  817. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_REG, (uint8_t*)&reg, 1);
  818. *val = reg.tda;
  819. return ret;
  820. }
  821. /**
  822. * @brief Accelerometer X-axis user offset correction expressed in
  823. * two’s complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  824. * The value must be in the range [-127 127].[set]
  825. *
  826. * @param ctx read / write interface definitions
  827. * @param buff buffer that contains data to write
  828. *
  829. */
  830. int32_t lsm6dso_xl_usr_offset_x_set(stmdev_ctx_t *ctx, uint8_t *buff)
  831. {
  832. int32_t ret;
  833. ret = lsm6dso_write_reg(ctx, LSM6DSO_X_OFS_USR, buff, 1);
  834. return ret;
  835. }
  836. /**
  837. * @brief Accelerometer X-axis user offset correction expressed in two’s
  838. * complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  839. * The value must be in the range [-127 127].[get]
  840. *
  841. * @param ctx read / write interface definitions
  842. * @param buff buffer that stores data read
  843. *
  844. */
  845. int32_t lsm6dso_xl_usr_offset_x_get(stmdev_ctx_t *ctx, uint8_t *buff)
  846. {
  847. int32_t ret;
  848. ret = lsm6dso_read_reg(ctx, LSM6DSO_X_OFS_USR, buff, 1);
  849. return ret;
  850. }
  851. /**
  852. * @brief Accelerometer Y-axis user offset correction expressed in two’s
  853. * complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  854. * The value must be in the range [-127 127].[set]
  855. *
  856. * @param ctx read / write interface definitions
  857. * @param buff buffer that contains data to write
  858. *
  859. */
  860. int32_t lsm6dso_xl_usr_offset_y_set(stmdev_ctx_t *ctx, uint8_t *buff)
  861. {
  862. int32_t ret;
  863. ret = lsm6dso_write_reg(ctx, LSM6DSO_Y_OFS_USR, buff, 1);
  864. return ret;
  865. }
  866. /**
  867. * @brief Accelerometer Y-axis user offset correction expressed in two’s
  868. * complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  869. * The value must be in the range [-127 127].[get]
  870. *
  871. * @param ctx read / write interface definitions
  872. * @param buff buffer that stores data read
  873. *
  874. */
  875. int32_t lsm6dso_xl_usr_offset_y_get(stmdev_ctx_t *ctx, uint8_t *buff)
  876. {
  877. int32_t ret;
  878. ret = lsm6dso_read_reg(ctx, LSM6DSO_Y_OFS_USR, buff, 1);
  879. return ret;
  880. }
  881. /**
  882. * @brief Accelerometer Z-axis user offset correction expressed in two’s
  883. * complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  884. * The value must be in the range [-127 127].[set]
  885. *
  886. * @param ctx read / write interface definitions
  887. * @param buff buffer that contains data to write
  888. *
  889. */
  890. int32_t lsm6dso_xl_usr_offset_z_set(stmdev_ctx_t *ctx, uint8_t *buff)
  891. {
  892. int32_t ret;
  893. ret = lsm6dso_write_reg(ctx, LSM6DSO_Z_OFS_USR, buff, 1);
  894. return ret;
  895. }
  896. /**
  897. * @brief Accelerometer Z-axis user offset correction expressed in two’s
  898. * complement, weight depends on USR_OFF_W in CTRL6_C (15h).
  899. * The value must be in the range [-127 127].[get]
  900. *
  901. * @param ctx read / write interface definitions
  902. * @param buff buffer that stores data read
  903. *
  904. */
  905. int32_t lsm6dso_xl_usr_offset_z_get(stmdev_ctx_t *ctx, uint8_t *buff)
  906. {
  907. int32_t ret;
  908. ret = lsm6dso_read_reg(ctx, LSM6DSO_Z_OFS_USR, buff, 1);
  909. return ret;
  910. }
  911. /**
  912. * @brief Enables user offset on out.[set]
  913. *
  914. * @param ctx read / write interface definitions
  915. * @param val change the values of usr_off_on_out in reg CTRL7_G
  916. *
  917. */
  918. int32_t lsm6dso_xl_usr_offset_set(stmdev_ctx_t *ctx, uint8_t val)
  919. {
  920. lsm6dso_ctrl7_g_t reg;
  921. int32_t ret;
  922. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  923. if (ret == 0) {
  924. reg.usr_off_on_out = val;
  925. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  926. }
  927. return ret;
  928. }
  929. /**
  930. * @brief User offset on out flag.[get]
  931. *
  932. * @param ctx read / write interface definitions
  933. * @param val values of usr_off_on_out in reg CTRL7_G
  934. *
  935. */
  936. int32_t lsm6dso_xl_usr_offset_get(stmdev_ctx_t *ctx, uint8_t *val)
  937. {
  938. lsm6dso_ctrl7_g_t reg;
  939. int32_t ret;
  940. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  941. *val = reg.usr_off_on_out;
  942. return ret;
  943. }
  944. /**
  945. * @}
  946. *
  947. */
  948. /**
  949. * @defgroup LSM6DSO_Timestamp
  950. * @brief This section groups all the functions that manage the
  951. * timestamp generation.
  952. * @{
  953. *
  954. */
  955. /**
  956. * @brief Reset timestamp counter.[set]
  957. *
  958. * @param ctx Read / write interface definitions.(ptr)
  959. * @retval Interface status (MANDATORY: return 0 -> no Error).
  960. *
  961. */
  962. int32_t lsm6dso_timestamp_rst(stmdev_ctx_t *ctx)
  963. {
  964. uint8_t rst_val = 0xAA;
  965. return lsm6dso_write_reg(ctx, LSM6DSO_TIMESTAMP2, &rst_val, 1);
  966. }
  967. /**
  968. * @brief Enables timestamp counter.[set]
  969. *
  970. * @param ctx read / write interface definitions
  971. * @param val change the values of timestamp_en in reg CTRL10_C
  972. *
  973. */
  974. int32_t lsm6dso_timestamp_set(stmdev_ctx_t *ctx, uint8_t val)
  975. {
  976. lsm6dso_ctrl10_c_t reg;
  977. int32_t ret;
  978. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL10_C, (uint8_t*)&reg, 1);
  979. if (ret == 0) {
  980. reg.timestamp_en = val;
  981. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL10_C, (uint8_t*)&reg, 1);
  982. }
  983. return ret;
  984. }
  985. /**
  986. * @brief Enables timestamp counter.[get]
  987. *
  988. * @param ctx read / write interface definitions
  989. * @param val change the values of timestamp_en in reg CTRL10_C
  990. *
  991. */
  992. int32_t lsm6dso_timestamp_get(stmdev_ctx_t *ctx, uint8_t *val)
  993. {
  994. lsm6dso_ctrl10_c_t reg;
  995. int32_t ret;
  996. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL10_C, (uint8_t*)&reg, 1);
  997. *val = reg.timestamp_en;
  998. return ret;
  999. }
  1000. /**
  1001. * @brief Timestamp first data output register (r).
  1002. * The value is expressed as a 32-bit word and the bit
  1003. * resolution is 25 μs.[get]
  1004. *
  1005. * @param ctx read / write interface definitions
  1006. * @param buff buffer that stores data read
  1007. *
  1008. */
  1009. int32_t lsm6dso_timestamp_raw_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1010. {
  1011. int32_t ret;
  1012. ret = lsm6dso_read_reg(ctx, LSM6DSO_TIMESTAMP0, buff, 4);
  1013. return ret;
  1014. }
  1015. /**
  1016. * @}
  1017. *
  1018. */
  1019. /**
  1020. * @defgroup LSM6DSO_Data output
  1021. * @brief This section groups all the data output functions.
  1022. * @{
  1023. *
  1024. */
  1025. /**
  1026. * @brief Circular burst-mode (rounding) read of the output
  1027. * registers.[set]
  1028. *
  1029. * @param ctx read / write interface definitions
  1030. * @param val change the values of rounding in reg CTRL5_C
  1031. *
  1032. */
  1033. int32_t lsm6dso_rounding_mode_set(stmdev_ctx_t *ctx,
  1034. lsm6dso_rounding_t val)
  1035. {
  1036. lsm6dso_ctrl5_c_t reg;
  1037. int32_t ret;
  1038. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1039. if (ret == 0) {
  1040. reg.rounding = (uint8_t)val;
  1041. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1042. }
  1043. return ret;
  1044. }
  1045. /**
  1046. * @brief Gyroscope UI chain full-scale selection.[get]
  1047. *
  1048. * @param ctx read / write interface definitions
  1049. * @param val Get the values of rounding in reg CTRL5_C
  1050. *
  1051. */
  1052. int32_t lsm6dso_rounding_mode_get(stmdev_ctx_t *ctx,
  1053. lsm6dso_rounding_t *val)
  1054. {
  1055. lsm6dso_ctrl5_c_t reg;
  1056. int32_t ret;
  1057. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1058. switch (reg.rounding) {
  1059. case LSM6DSO_NO_ROUND:
  1060. *val = LSM6DSO_NO_ROUND;
  1061. break;
  1062. case LSM6DSO_ROUND_XL:
  1063. *val = LSM6DSO_ROUND_XL;
  1064. break;
  1065. case LSM6DSO_ROUND_GY:
  1066. *val = LSM6DSO_ROUND_GY;
  1067. break;
  1068. case LSM6DSO_ROUND_GY_XL:
  1069. *val = LSM6DSO_ROUND_GY_XL;
  1070. break;
  1071. default:
  1072. *val = LSM6DSO_NO_ROUND;
  1073. break;
  1074. }
  1075. return ret;
  1076. }
  1077. /**
  1078. * @brief Temperature data output register (r).
  1079. * L and H registers together express a 16-bit word in two’s
  1080. * complement.[get]
  1081. *
  1082. * @param ctx read / write interface definitions
  1083. * @param buff buffer that stores data read
  1084. *
  1085. */
  1086. int32_t lsm6dso_temperature_raw_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1087. {
  1088. int32_t ret;
  1089. ret = lsm6dso_read_reg(ctx, LSM6DSO_OUT_TEMP_L, buff, 2);
  1090. return ret;
  1091. }
  1092. /**
  1093. * @brief Angular rate sensor. The value is expressed as a 16-bit
  1094. * word in two’s complement.[get]
  1095. *
  1096. * @param ctx read / write interface definitions
  1097. * @param buff buffer that stores data read
  1098. *
  1099. */
  1100. int32_t lsm6dso_angular_rate_raw_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1101. {
  1102. int32_t ret;
  1103. ret = lsm6dso_read_reg(ctx, LSM6DSO_OUTX_L_G, buff, 6);
  1104. return ret;
  1105. }
  1106. /**
  1107. * @brief Linear acceleration output register.
  1108. * The value is expressed as a 16-bit word in two’s complement.[get]
  1109. *
  1110. * @param ctx read / write interface definitions
  1111. * @param buff buffer that stores data read
  1112. *
  1113. */
  1114. int32_t lsm6dso_acceleration_raw_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1115. {
  1116. int32_t ret;
  1117. ret = lsm6dso_read_reg(ctx, LSM6DSO_OUTX_L_A, buff, 6);
  1118. return ret;
  1119. }
  1120. /**
  1121. * @brief FIFO data output [get]
  1122. *
  1123. * @param ctx read / write interface definitions
  1124. * @param buff buffer that stores data read
  1125. *
  1126. */
  1127. int32_t lsm6dso_fifo_out_raw_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1128. {
  1129. int32_t ret;
  1130. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_DATA_OUT_X_L, buff, 6);
  1131. return ret;
  1132. }
  1133. /**
  1134. * @brief Step counter output register.[get]
  1135. *
  1136. * @param ctx read / write interface definitions
  1137. * @param buff buffer that stores data read
  1138. *
  1139. */
  1140. int32_t lsm6dso_number_of_steps_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1141. {
  1142. int32_t ret;
  1143. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  1144. if (ret == 0) {
  1145. ret = lsm6dso_read_reg(ctx, LSM6DSO_STEP_COUNTER_L, buff, 2);
  1146. }
  1147. if (ret == 0) {
  1148. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  1149. }
  1150. return ret;
  1151. }
  1152. /**
  1153. * @brief Reset step counter register.[get]
  1154. *
  1155. * @param ctx read / write interface definitions
  1156. *
  1157. */
  1158. int32_t lsm6dso_steps_reset(stmdev_ctx_t *ctx)
  1159. {
  1160. lsm6dso_emb_func_src_t reg;
  1161. int32_t ret;
  1162. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  1163. if (ret == 0) {
  1164. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_SRC, (uint8_t*)&reg, 1);
  1165. }
  1166. if (ret == 0) {
  1167. reg.pedo_rst_step = PROPERTY_ENABLE;
  1168. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_SRC, (uint8_t*)&reg, 1);
  1169. }
  1170. if (ret == 0) {
  1171. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  1172. }
  1173. return ret;
  1174. }
  1175. /**
  1176. * @}
  1177. *
  1178. */
  1179. /**
  1180. * @defgroup LSM6DSO_common
  1181. * @brief This section groups common usefull functions.
  1182. * @{
  1183. *
  1184. */
  1185. /**
  1186. * @brief Difference in percentage of the effective ODR(and timestamp rate)
  1187. * with respect to the typical.
  1188. * Step: 0.15%. 8-bit format, 2's complement.[set]
  1189. *
  1190. * @param ctx read / write interface definitions
  1191. * @param val change the values of freq_fine in reg
  1192. * INTERNAL_FREQ_FINE
  1193. *
  1194. */
  1195. int32_t lsm6dso_odr_cal_reg_set(stmdev_ctx_t *ctx, uint8_t val)
  1196. {
  1197. lsm6dso_internal_freq_fine_t reg;
  1198. int32_t ret;
  1199. ret = lsm6dso_read_reg(ctx, LSM6DSO_INTERNAL_FREQ_FINE, (uint8_t*)&reg, 1);
  1200. if (ret == 0) {
  1201. reg.freq_fine = val;
  1202. ret = lsm6dso_write_reg(ctx, LSM6DSO_INTERNAL_FREQ_FINE,
  1203. (uint8_t*)&reg, 1);
  1204. }
  1205. return ret;
  1206. }
  1207. /**
  1208. * @brief Difference in percentage of the effective ODR(and timestamp rate)
  1209. * with respect to the typical.
  1210. * Step: 0.15%. 8-bit format, 2's complement.[get]
  1211. *
  1212. * @param ctx read / write interface definitions
  1213. * @param val change the values of freq_fine in reg INTERNAL_FREQ_FINE
  1214. *
  1215. */
  1216. int32_t lsm6dso_odr_cal_reg_get(stmdev_ctx_t *ctx, uint8_t *val)
  1217. {
  1218. lsm6dso_internal_freq_fine_t reg;
  1219. int32_t ret;
  1220. ret = lsm6dso_read_reg(ctx, LSM6DSO_INTERNAL_FREQ_FINE, (uint8_t*)&reg, 1);
  1221. *val = reg.freq_fine;
  1222. return ret;
  1223. }
  1224. /**
  1225. * @brief Enable access to the embedded functions/sensor
  1226. * hub configuration registers.[set]
  1227. *
  1228. * @param ctx read / write interface definitions
  1229. * @param val change the values of reg_access in
  1230. * reg FUNC_CFG_ACCESS
  1231. *
  1232. */
  1233. int32_t lsm6dso_mem_bank_set(stmdev_ctx_t *ctx, lsm6dso_reg_access_t val)
  1234. {
  1235. lsm6dso_func_cfg_access_t reg;
  1236. int32_t ret;
  1237. ret = lsm6dso_read_reg(ctx, LSM6DSO_FUNC_CFG_ACCESS, (uint8_t*)&reg, 1);
  1238. if (ret == 0) {
  1239. reg.reg_access = (uint8_t)val;
  1240. ret = lsm6dso_write_reg(ctx, LSM6DSO_FUNC_CFG_ACCESS, (uint8_t*)&reg, 1);
  1241. }
  1242. return ret;
  1243. }
  1244. /**
  1245. * @brief Enable access to the embedded functions/sensor
  1246. * hub configuration registers.[get]
  1247. *
  1248. * @param ctx read / write interface definitions
  1249. * @param val Get the values of reg_access in
  1250. * reg FUNC_CFG_ACCESS
  1251. *
  1252. */
  1253. int32_t lsm6dso_mem_bank_get(stmdev_ctx_t *ctx, lsm6dso_reg_access_t *val)
  1254. {
  1255. lsm6dso_func_cfg_access_t reg;
  1256. int32_t ret;
  1257. ret = lsm6dso_read_reg(ctx, LSM6DSO_FUNC_CFG_ACCESS, (uint8_t*)&reg, 1);
  1258. switch (reg.reg_access) {
  1259. case LSM6DSO_USER_BANK:
  1260. *val = LSM6DSO_USER_BANK;
  1261. break;
  1262. case LSM6DSO_SENSOR_HUB_BANK:
  1263. *val = LSM6DSO_SENSOR_HUB_BANK;
  1264. break;
  1265. case LSM6DSO_EMBEDDED_FUNC_BANK:
  1266. *val = LSM6DSO_EMBEDDED_FUNC_BANK;
  1267. break;
  1268. default:
  1269. *val = LSM6DSO_USER_BANK;
  1270. break;
  1271. }
  1272. return ret;
  1273. }
  1274. /**
  1275. * @brief Write a line(byte) in a page.[set]
  1276. *
  1277. * @param ctx read / write interface definitions
  1278. * @param uint8_t address: page line address
  1279. * @param val value to write
  1280. *
  1281. */
  1282. int32_t lsm6dso_ln_pg_write_byte(stmdev_ctx_t *ctx, uint16_t address,
  1283. uint8_t *val)
  1284. {
  1285. lsm6dso_page_rw_t page_rw;
  1286. lsm6dso_page_sel_t page_sel;
  1287. lsm6dso_page_address_t page_address;
  1288. int32_t ret;
  1289. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  1290. if (ret == 0) {
  1291. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1292. }
  1293. if (ret == 0) {
  1294. page_rw.page_rw = 0x02; /* page_write enable */
  1295. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1296. }
  1297. if (ret == 0) {
  1298. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1299. }
  1300. if (ret == 0) {
  1301. page_sel.page_sel = ((uint8_t)(address >> 8) & 0x0FU);
  1302. page_sel.not_used_01 = 1;
  1303. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1304. }
  1305. if (ret == 0) {
  1306. page_address.page_addr = (uint8_t)address & 0xFFU;
  1307. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_ADDRESS,
  1308. (uint8_t*)&page_address, 1);
  1309. }
  1310. if (ret == 0) {
  1311. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_VALUE, val, 1);
  1312. }
  1313. if (ret == 0) {
  1314. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1315. }
  1316. if (ret == 0) {
  1317. page_rw.page_rw = 0x00; /* page_write disable */
  1318. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1319. }
  1320. if (ret == 0) {
  1321. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  1322. }
  1323. return ret;
  1324. }
  1325. /**
  1326. * @brief Write buffer in a page.[set]
  1327. *
  1328. * @param ctx read / write interface definitions
  1329. * @param uint8_t address: page line address
  1330. * @param uint8_t *buf: buffer to write
  1331. * @param uint8_t len: buffer len
  1332. *
  1333. */
  1334. int32_t lsm6dso_ln_pg_write(stmdev_ctx_t *ctx, uint16_t address,
  1335. uint8_t *buf, uint8_t len)
  1336. {
  1337. lsm6dso_page_rw_t page_rw;
  1338. lsm6dso_page_sel_t page_sel;
  1339. lsm6dso_page_address_t page_address;
  1340. uint16_t addr_pointed;
  1341. int32_t ret;
  1342. uint8_t i ;
  1343. addr_pointed = address;
  1344. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  1345. if (ret == 0) {
  1346. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1347. }
  1348. if (ret == 0) {
  1349. page_rw.page_rw = 0x02; /* page_write enable*/
  1350. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1351. }
  1352. if (ret == 0) {
  1353. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1354. }
  1355. if (ret == 0) {
  1356. page_sel.page_sel = ((uint8_t)(addr_pointed >> 8) & 0x0FU);
  1357. page_sel.not_used_01 = 1;
  1358. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1359. }
  1360. if (ret == 0) {
  1361. page_address.page_addr = (uint8_t)(addr_pointed & 0x00FFU);
  1362. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_ADDRESS,
  1363. (uint8_t*)&page_address, 1);
  1364. }
  1365. if (ret == 0) {
  1366. for (i = 0; ( (i < len) && (ret == 0) ); i++) {
  1367. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_VALUE, &buf[i], 1);
  1368. addr_pointed++;
  1369. /* Check if page wrap */
  1370. if ( ( (addr_pointed % 0x0100U) == 0x00U ) && (ret == 0) ) {
  1371. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*)&page_sel, 1);
  1372. if (ret == 0) {
  1373. page_sel.page_sel = ((uint8_t)(addr_pointed >> 8) & 0x0FU);
  1374. page_sel.not_used_01 = 1;
  1375. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_SEL,
  1376. (uint8_t*)&page_sel, 1);
  1377. }
  1378. }
  1379. }
  1380. page_sel.page_sel = 0;
  1381. page_sel.not_used_01 = 1;
  1382. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1383. }
  1384. if (ret == 0) {
  1385. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1386. }
  1387. if (ret == 0) {
  1388. page_rw.page_rw = 0x00; /* page_write disable */
  1389. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1390. }
  1391. if (ret == 0) {
  1392. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  1393. }
  1394. return ret;
  1395. }
  1396. /**
  1397. * @brief Read a line(byte) in a page.[get]
  1398. *
  1399. * @param ctx read / write interface definitions
  1400. * @param uint8_t address: page line address
  1401. * @param val read value
  1402. *
  1403. */
  1404. int32_t lsm6dso_ln_pg_read_byte(stmdev_ctx_t *ctx, uint16_t address,
  1405. uint8_t *val)
  1406. {
  1407. lsm6dso_page_rw_t page_rw;
  1408. lsm6dso_page_sel_t page_sel;
  1409. lsm6dso_page_address_t page_address;
  1410. int32_t ret;
  1411. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  1412. if (ret == 0) {
  1413. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1414. }
  1415. if (ret == 0) {
  1416. page_rw.page_rw = 0x01; /* page_read enable*/
  1417. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1418. }
  1419. if (ret == 0) {
  1420. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1421. }
  1422. if (ret == 0) {
  1423. page_sel.page_sel = ((uint8_t)(address >> 8) & 0x0FU);
  1424. page_sel.not_used_01 = 1;
  1425. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_SEL, (uint8_t*) &page_sel, 1);
  1426. }
  1427. if (ret == 0) {
  1428. page_address.page_addr = (uint8_t)address & 0x00FFU;
  1429. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_ADDRESS,
  1430. (uint8_t*)&page_address, 1);
  1431. }
  1432. if (ret == 0) {
  1433. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_VALUE, val, 1);
  1434. }
  1435. if (ret == 0) {
  1436. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1437. }
  1438. if (ret == 0) {
  1439. page_rw.page_rw = 0x00; /* page_read disable */
  1440. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  1441. }
  1442. if (ret == 0) {
  1443. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  1444. }
  1445. return ret;
  1446. }
  1447. /**
  1448. * @brief Data-ready pulsed / letched mode.[set]
  1449. *
  1450. * @param ctx read / write interface definitions
  1451. * @param val change the values of
  1452. * dataready_pulsed in
  1453. * reg COUNTER_BDR_REG1
  1454. *
  1455. */
  1456. int32_t lsm6dso_data_ready_mode_set(stmdev_ctx_t *ctx,
  1457. lsm6dso_dataready_pulsed_t val)
  1458. {
  1459. lsm6dso_counter_bdr_reg1_t reg;
  1460. int32_t ret;
  1461. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  1462. if (ret == 0) {
  1463. reg.dataready_pulsed = (uint8_t)val;
  1464. ret = lsm6dso_write_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  1465. }
  1466. return ret;
  1467. }
  1468. /**
  1469. * @brief Data-ready pulsed / letched mode.[get]
  1470. *
  1471. * @param ctx read / write interface definitions
  1472. * @param val Get the values of
  1473. * dataready_pulsed in
  1474. * reg COUNTER_BDR_REG1
  1475. *
  1476. */
  1477. int32_t lsm6dso_data_ready_mode_get(stmdev_ctx_t *ctx,
  1478. lsm6dso_dataready_pulsed_t *val)
  1479. {
  1480. lsm6dso_counter_bdr_reg1_t reg;
  1481. int32_t ret;
  1482. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  1483. switch (reg.dataready_pulsed) {
  1484. case LSM6DSO_DRDY_LATCHED:
  1485. *val = LSM6DSO_DRDY_LATCHED;
  1486. break;
  1487. case LSM6DSO_DRDY_PULSED:
  1488. *val = LSM6DSO_DRDY_PULSED;
  1489. break;
  1490. default:
  1491. *val = LSM6DSO_DRDY_LATCHED;
  1492. break;
  1493. }
  1494. return ret;
  1495. }
  1496. /**
  1497. * @brief Device "Who am I".[get]
  1498. *
  1499. * @param ctx read / write interface definitions
  1500. * @param buff buffer that stores data read
  1501. *
  1502. */
  1503. int32_t lsm6dso_device_id_get(stmdev_ctx_t *ctx, uint8_t *buff)
  1504. {
  1505. int32_t ret;
  1506. ret = lsm6dso_read_reg(ctx, LSM6DSO_WHO_AM_I, buff, 1);
  1507. return ret;
  1508. }
  1509. /**
  1510. * @brief Software reset. Restore the default values
  1511. * in user registers[set]
  1512. *
  1513. * @param ctx read / write interface definitions
  1514. * @param val change the values of sw_reset in reg CTRL3_C
  1515. *
  1516. */
  1517. int32_t lsm6dso_reset_set(stmdev_ctx_t *ctx, uint8_t val)
  1518. {
  1519. lsm6dso_ctrl3_c_t reg;
  1520. int32_t ret;
  1521. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1522. if (ret == 0) {
  1523. reg.sw_reset = val;
  1524. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1525. }
  1526. return ret;
  1527. }
  1528. /**
  1529. * @brief Software reset. Restore the default values in user registers.[get]
  1530. *
  1531. * @param ctx read / write interface definitions
  1532. * @param val change the values of sw_reset in reg CTRL3_C
  1533. *
  1534. */
  1535. int32_t lsm6dso_reset_get(stmdev_ctx_t *ctx, uint8_t *val)
  1536. {
  1537. lsm6dso_ctrl3_c_t reg;
  1538. int32_t ret;
  1539. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1540. *val = reg.sw_reset;
  1541. return ret;
  1542. }
  1543. /**
  1544. * @brief Register address automatically incremented during a multiple byte
  1545. * access with a serial interface.[set]
  1546. *
  1547. * @param ctx read / write interface definitions
  1548. * @param val change the values of if_inc in reg CTRL3_C
  1549. *
  1550. */
  1551. int32_t lsm6dso_auto_increment_set(stmdev_ctx_t *ctx, uint8_t val)
  1552. {
  1553. lsm6dso_ctrl3_c_t reg;
  1554. int32_t ret;
  1555. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1556. if (ret == 0) {
  1557. reg.if_inc = val;
  1558. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1559. }
  1560. return ret;
  1561. }
  1562. /**
  1563. * @brief Register address automatically incremented during a multiple byte
  1564. * access with a serial interface.[get]
  1565. *
  1566. * @param ctx read / write interface definitions
  1567. * @param val change the values of if_inc in reg CTRL3_C
  1568. *
  1569. */
  1570. int32_t lsm6dso_auto_increment_get(stmdev_ctx_t *ctx, uint8_t *val)
  1571. {
  1572. lsm6dso_ctrl3_c_t reg;
  1573. int32_t ret;
  1574. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1575. *val = reg.if_inc;
  1576. return ret;
  1577. }
  1578. /**
  1579. * @brief Reboot memory content. Reload the calibration parameters.[set]
  1580. *
  1581. * @param ctx read / write interface definitions
  1582. * @param val change the values of boot in reg CTRL3_C
  1583. *
  1584. */
  1585. int32_t lsm6dso_boot_set(stmdev_ctx_t *ctx, uint8_t val)
  1586. {
  1587. lsm6dso_ctrl3_c_t reg;
  1588. int32_t ret;
  1589. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1590. if (ret == 0) {
  1591. reg.boot = val;
  1592. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1593. }
  1594. return ret;
  1595. }
  1596. /**
  1597. * @brief Reboot memory content. Reload the calibration parameters.[get]
  1598. *
  1599. * @param ctx read / write interface definitions
  1600. * @param val change the values of boot in reg CTRL3_C
  1601. *
  1602. */
  1603. int32_t lsm6dso_boot_get(stmdev_ctx_t *ctx, uint8_t *val)
  1604. {
  1605. lsm6dso_ctrl3_c_t reg;
  1606. int32_t ret;
  1607. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  1608. *val = reg.boot;
  1609. return ret;
  1610. }
  1611. /**
  1612. * @brief Linear acceleration sensor self-test enable.[set]
  1613. *
  1614. * @param ctx read / write interface definitions
  1615. * @param val change the values of st_xl in reg CTRL5_C
  1616. *
  1617. */
  1618. int32_t lsm6dso_xl_self_test_set(stmdev_ctx_t *ctx, lsm6dso_st_xl_t val)
  1619. {
  1620. lsm6dso_ctrl5_c_t reg;
  1621. int32_t ret;
  1622. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1623. if (ret == 0) {
  1624. reg.st_xl = (uint8_t)val;
  1625. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1626. }
  1627. return ret;
  1628. }
  1629. /**
  1630. * @brief Linear acceleration sensor self-test enable.[get]
  1631. *
  1632. * @param ctx read / write interface definitions
  1633. * @param val Get the values of st_xl in reg CTRL5_C
  1634. *
  1635. */
  1636. int32_t lsm6dso_xl_self_test_get(stmdev_ctx_t *ctx, lsm6dso_st_xl_t *val)
  1637. {
  1638. lsm6dso_ctrl5_c_t reg;
  1639. int32_t ret;
  1640. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1641. switch (reg.st_xl) {
  1642. case LSM6DSO_XL_ST_DISABLE:
  1643. *val = LSM6DSO_XL_ST_DISABLE;
  1644. break;
  1645. case LSM6DSO_XL_ST_POSITIVE:
  1646. *val = LSM6DSO_XL_ST_POSITIVE;
  1647. break;
  1648. case LSM6DSO_XL_ST_NEGATIVE:
  1649. *val = LSM6DSO_XL_ST_NEGATIVE;
  1650. break;
  1651. default:
  1652. *val = LSM6DSO_XL_ST_DISABLE;
  1653. break;
  1654. }
  1655. return ret;
  1656. }
  1657. /**
  1658. * @brief Angular rate sensor self-test enable.[set]
  1659. *
  1660. * @param ctx read / write interface definitions
  1661. * @param val change the values of st_g in reg CTRL5_C
  1662. *
  1663. */
  1664. int32_t lsm6dso_gy_self_test_set(stmdev_ctx_t *ctx, lsm6dso_st_g_t val)
  1665. {
  1666. lsm6dso_ctrl5_c_t reg;
  1667. int32_t ret;
  1668. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1669. if (ret == 0) {
  1670. reg.st_g = (uint8_t)val;
  1671. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1672. }
  1673. return ret;
  1674. }
  1675. /**
  1676. * @brief Angular rate sensor self-test enable.[get]
  1677. *
  1678. * @param ctx read / write interface definitions
  1679. * @param val Get the values of st_g in reg CTRL5_C
  1680. *
  1681. */
  1682. int32_t lsm6dso_gy_self_test_get(stmdev_ctx_t *ctx, lsm6dso_st_g_t *val)
  1683. {
  1684. lsm6dso_ctrl5_c_t reg;
  1685. int32_t ret;
  1686. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL5_C, (uint8_t*)&reg, 1);
  1687. switch (reg.st_g) {
  1688. case LSM6DSO_GY_ST_DISABLE:
  1689. *val = LSM6DSO_GY_ST_DISABLE;
  1690. break;
  1691. case LSM6DSO_GY_ST_POSITIVE:
  1692. *val = LSM6DSO_GY_ST_POSITIVE;
  1693. break;
  1694. case LSM6DSO_GY_ST_NEGATIVE:
  1695. *val = LSM6DSO_GY_ST_NEGATIVE;
  1696. break;
  1697. default:
  1698. *val = LSM6DSO_GY_ST_DISABLE;
  1699. break;
  1700. }
  1701. return ret;
  1702. }
  1703. /**
  1704. * @}
  1705. *
  1706. */
  1707. /**
  1708. * @defgroup LSM6DSO_filters
  1709. * @brief This section group all the functions concerning the
  1710. * filters configuration
  1711. * @{
  1712. *
  1713. */
  1714. /**
  1715. * @brief Accelerometer output from LPF2 filtering stage selection.[set]
  1716. *
  1717. * @param ctx read / write interface definitions
  1718. * @param val change the values of lpf2_xl_en in reg CTRL1_XL
  1719. *
  1720. */
  1721. int32_t lsm6dso_xl_filter_lp2_set(stmdev_ctx_t *ctx, uint8_t val)
  1722. {
  1723. lsm6dso_ctrl1_xl_t reg;
  1724. int32_t ret;
  1725. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  1726. if (ret == 0) {
  1727. reg.lpf2_xl_en = val;
  1728. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  1729. }
  1730. return ret;
  1731. }
  1732. /**
  1733. * @brief Accelerometer output from LPF2 filtering stage selection.[get]
  1734. *
  1735. * @param ctx read / write interface definitions
  1736. * @param val change the values of lpf2_xl_en in reg CTRL1_XL
  1737. *
  1738. */
  1739. int32_t lsm6dso_xl_filter_lp2_get(stmdev_ctx_t *ctx, uint8_t *val)
  1740. {
  1741. lsm6dso_ctrl1_xl_t reg;
  1742. int32_t ret;
  1743. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_XL, (uint8_t*)&reg, 1);
  1744. *val = reg.lpf2_xl_en;
  1745. return ret;
  1746. }
  1747. /**
  1748. * @brief Enables gyroscope digital LPF1 if auxiliary SPI is disabled;
  1749. * the bandwidth can be selected through FTYPE [2:0]
  1750. * in CTRL6_C (15h).[set]
  1751. *
  1752. * @param ctx read / write interface definitions
  1753. * @param val change the values of lpf1_sel_g in reg CTRL4_C
  1754. *
  1755. */
  1756. int32_t lsm6dso_gy_filter_lp1_set(stmdev_ctx_t *ctx, uint8_t val)
  1757. {
  1758. lsm6dso_ctrl4_c_t reg;
  1759. int32_t ret;
  1760. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1761. if (ret == 0) {
  1762. reg.lpf1_sel_g = val;
  1763. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1764. }
  1765. return ret;
  1766. }
  1767. /**
  1768. * @brief Enables gyroscope digital LPF1 if auxiliary SPI is disabled;
  1769. * the bandwidth can be selected through FTYPE [2:0]
  1770. * in CTRL6_C (15h).[get]
  1771. *
  1772. * @param ctx read / write interface definitions
  1773. * @param val change the values of lpf1_sel_g in reg CTRL4_C
  1774. *
  1775. */
  1776. int32_t lsm6dso_gy_filter_lp1_get(stmdev_ctx_t *ctx, uint8_t *val)
  1777. {
  1778. lsm6dso_ctrl4_c_t reg;
  1779. int32_t ret;
  1780. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1781. *val = reg.lpf1_sel_g;
  1782. return ret;
  1783. }
  1784. /**
  1785. * @brief Mask DRDY on pin (both XL & Gyro) until filter settling ends
  1786. * (XL and Gyro independently masked).[set]
  1787. *
  1788. * @param ctx read / write interface definitions
  1789. * @param val change the values of drdy_mask in reg CTRL4_C
  1790. *
  1791. */
  1792. int32_t lsm6dso_filter_settling_mask_set(stmdev_ctx_t *ctx, uint8_t val)
  1793. {
  1794. lsm6dso_ctrl4_c_t reg;
  1795. int32_t ret;
  1796. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1797. if (ret == 0) {
  1798. reg.drdy_mask = val;
  1799. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1800. }
  1801. return ret;
  1802. }
  1803. /**
  1804. * @brief Mask DRDY on pin (both XL & Gyro) until filter settling ends
  1805. * (XL and Gyro independently masked).[get]
  1806. *
  1807. * @param ctx read / write interface definitions
  1808. * @param val change the values of drdy_mask in reg CTRL4_C
  1809. *
  1810. */
  1811. int32_t lsm6dso_filter_settling_mask_get(stmdev_ctx_t *ctx, uint8_t *val)
  1812. {
  1813. lsm6dso_ctrl4_c_t reg;
  1814. int32_t ret;
  1815. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  1816. *val = reg.drdy_mask;
  1817. return ret;
  1818. }
  1819. /**
  1820. * @brief Gyroscope lp1 bandwidth.[set]
  1821. *
  1822. * @param ctx read / write interface definitions
  1823. * @param val change the values of ftype in reg CTRL6_C
  1824. *
  1825. */
  1826. int32_t lsm6dso_gy_lp1_bandwidth_set(stmdev_ctx_t *ctx, lsm6dso_ftype_t val)
  1827. {
  1828. lsm6dso_ctrl6_c_t reg;
  1829. int32_t ret;
  1830. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  1831. if (ret == 0) {
  1832. reg.ftype = (uint8_t)val;
  1833. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  1834. }
  1835. return ret;
  1836. }
  1837. /**
  1838. * @brief Gyroscope lp1 bandwidth.[get]
  1839. *
  1840. * @param ctx read / write interface definitions
  1841. * @param val Get the values of ftype in reg CTRL6_C
  1842. *
  1843. */
  1844. int32_t lsm6dso_gy_lp1_bandwidth_get(stmdev_ctx_t *ctx, lsm6dso_ftype_t *val)
  1845. {
  1846. lsm6dso_ctrl6_c_t reg;
  1847. int32_t ret;
  1848. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  1849. switch (reg.ftype) {
  1850. case LSM6DSO_ULTRA_LIGHT:
  1851. *val = LSM6DSO_ULTRA_LIGHT;
  1852. break;
  1853. case LSM6DSO_VERY_LIGHT:
  1854. *val = LSM6DSO_VERY_LIGHT;
  1855. break;
  1856. case LSM6DSO_LIGHT:
  1857. *val = LSM6DSO_LIGHT;
  1858. break;
  1859. case LSM6DSO_MEDIUM:
  1860. *val = LSM6DSO_MEDIUM;
  1861. break;
  1862. case LSM6DSO_STRONG:
  1863. *val = LSM6DSO_STRONG;
  1864. break;
  1865. case LSM6DSO_VERY_STRONG:
  1866. *val = LSM6DSO_VERY_STRONG;
  1867. break;
  1868. case LSM6DSO_AGGRESSIVE:
  1869. *val = LSM6DSO_AGGRESSIVE;
  1870. break;
  1871. case LSM6DSO_XTREME:
  1872. *val = LSM6DSO_XTREME;
  1873. break;
  1874. default:
  1875. *val = LSM6DSO_ULTRA_LIGHT;
  1876. break;
  1877. }
  1878. return ret;
  1879. }
  1880. /**
  1881. * @brief Low pass filter 2 on 6D function selection.[set]
  1882. *
  1883. * @param ctx read / write interface definitions
  1884. * @param val change the values of low_pass_on_6d in reg CTRL8_XL
  1885. *
  1886. */
  1887. int32_t lsm6dso_xl_lp2_on_6d_set(stmdev_ctx_t *ctx, uint8_t val)
  1888. {
  1889. lsm6dso_ctrl8_xl_t reg;
  1890. int32_t ret;
  1891. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1892. if (ret == 0) {
  1893. reg.low_pass_on_6d = val;
  1894. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1895. }
  1896. return ret;
  1897. }
  1898. /**
  1899. * @brief Low pass filter 2 on 6D function selection.[get]
  1900. *
  1901. * @param ctx read / write interface definitions
  1902. * @param val change the values of low_pass_on_6d in reg CTRL8_XL
  1903. *
  1904. */
  1905. int32_t lsm6dso_xl_lp2_on_6d_get(stmdev_ctx_t *ctx, uint8_t *val)
  1906. {
  1907. lsm6dso_ctrl8_xl_t reg;
  1908. int32_t ret;
  1909. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1910. *val = reg.low_pass_on_6d;
  1911. return ret;
  1912. }
  1913. /**
  1914. * @brief Accelerometer slope filter / high-pass filter selection
  1915. * on output.[set]
  1916. *
  1917. * @param ctx read / write interface definitions
  1918. * @param val change the values of hp_slope_xl_en
  1919. * in reg CTRL8_XL
  1920. *
  1921. */
  1922. int32_t lsm6dso_xl_hp_path_on_out_set(stmdev_ctx_t *ctx,
  1923. lsm6dso_hp_slope_xl_en_t val)
  1924. {
  1925. lsm6dso_ctrl8_xl_t reg;
  1926. int32_t ret;
  1927. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1928. if (ret == 0) {
  1929. reg.hp_slope_xl_en = ((uint8_t)val & 0x10U) >> 4;
  1930. reg.hp_ref_mode_xl = ((uint8_t)val & 0x20U) >> 5;
  1931. reg.hpcf_xl = (uint8_t)val & 0x07U;
  1932. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1933. }
  1934. return ret;
  1935. }
  1936. /**
  1937. * @brief Accelerometer slope filter / high-pass filter selection
  1938. * on output.[get]
  1939. *
  1940. * @param ctx read / write interface definitions
  1941. * @param val Get the values of hp_slope_xl_en
  1942. * in reg CTRL8_XL
  1943. *
  1944. */
  1945. int32_t lsm6dso_xl_hp_path_on_out_get(stmdev_ctx_t *ctx,
  1946. lsm6dso_hp_slope_xl_en_t *val)
  1947. {
  1948. lsm6dso_ctrl8_xl_t reg;
  1949. int32_t ret;
  1950. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  1951. switch ((reg.hp_ref_mode_xl << 5) | (reg.hp_slope_xl_en << 4) |
  1952. reg.hpcf_xl) {
  1953. case LSM6DSO_HP_PATH_DISABLE_ON_OUT:
  1954. *val = LSM6DSO_HP_PATH_DISABLE_ON_OUT;
  1955. break;
  1956. case LSM6DSO_SLOPE_ODR_DIV_4:
  1957. *val = LSM6DSO_SLOPE_ODR_DIV_4;
  1958. break;
  1959. case LSM6DSO_HP_ODR_DIV_10:
  1960. *val = LSM6DSO_HP_ODR_DIV_10;
  1961. break;
  1962. case LSM6DSO_HP_ODR_DIV_20:
  1963. *val = LSM6DSO_HP_ODR_DIV_20;
  1964. break;
  1965. case LSM6DSO_HP_ODR_DIV_45:
  1966. *val = LSM6DSO_HP_ODR_DIV_45;
  1967. break;
  1968. case LSM6DSO_HP_ODR_DIV_100:
  1969. *val = LSM6DSO_HP_ODR_DIV_100;
  1970. break;
  1971. case LSM6DSO_HP_ODR_DIV_200:
  1972. *val = LSM6DSO_HP_ODR_DIV_200;
  1973. break;
  1974. case LSM6DSO_HP_ODR_DIV_400:
  1975. *val = LSM6DSO_HP_ODR_DIV_400;
  1976. break;
  1977. case LSM6DSO_HP_ODR_DIV_800:
  1978. *val = LSM6DSO_HP_ODR_DIV_800;
  1979. break;
  1980. case LSM6DSO_HP_REF_MD_ODR_DIV_10:
  1981. *val = LSM6DSO_HP_REF_MD_ODR_DIV_10;
  1982. break;
  1983. case LSM6DSO_HP_REF_MD_ODR_DIV_20:
  1984. *val = LSM6DSO_HP_REF_MD_ODR_DIV_20;
  1985. break;
  1986. case LSM6DSO_HP_REF_MD_ODR_DIV_45:
  1987. *val = LSM6DSO_HP_REF_MD_ODR_DIV_45;
  1988. break;
  1989. case LSM6DSO_HP_REF_MD_ODR_DIV_100:
  1990. *val = LSM6DSO_HP_REF_MD_ODR_DIV_100;
  1991. break;
  1992. case LSM6DSO_HP_REF_MD_ODR_DIV_200:
  1993. *val = LSM6DSO_HP_REF_MD_ODR_DIV_200;
  1994. break;
  1995. case LSM6DSO_HP_REF_MD_ODR_DIV_400:
  1996. *val = LSM6DSO_HP_REF_MD_ODR_DIV_400;
  1997. break;
  1998. case LSM6DSO_HP_REF_MD_ODR_DIV_800:
  1999. *val = LSM6DSO_HP_REF_MD_ODR_DIV_800;
  2000. break;
  2001. case LSM6DSO_LP_ODR_DIV_10:
  2002. *val = LSM6DSO_LP_ODR_DIV_10;
  2003. break;
  2004. case LSM6DSO_LP_ODR_DIV_20:
  2005. *val = LSM6DSO_LP_ODR_DIV_20;
  2006. break;
  2007. case LSM6DSO_LP_ODR_DIV_45:
  2008. *val = LSM6DSO_LP_ODR_DIV_45;
  2009. break;
  2010. case LSM6DSO_LP_ODR_DIV_100:
  2011. *val = LSM6DSO_LP_ODR_DIV_100;
  2012. break;
  2013. case LSM6DSO_LP_ODR_DIV_200:
  2014. *val = LSM6DSO_LP_ODR_DIV_200;
  2015. break;
  2016. case LSM6DSO_LP_ODR_DIV_400:
  2017. *val = LSM6DSO_LP_ODR_DIV_400;
  2018. break;
  2019. case LSM6DSO_LP_ODR_DIV_800:
  2020. *val = LSM6DSO_LP_ODR_DIV_800;
  2021. break;
  2022. default:
  2023. *val = LSM6DSO_HP_PATH_DISABLE_ON_OUT;
  2024. break;
  2025. }
  2026. return ret;
  2027. }
  2028. /**
  2029. * @brief Enables accelerometer LPF2 and HPF fast-settling mode.
  2030. * The filter sets the second samples after writing this bit.
  2031. * Active only during device exit from power-down mode.[set]
  2032. *
  2033. * @param ctx read / write interface definitions
  2034. * @param val change the values of fastsettl_mode_xl in
  2035. * reg CTRL8_XL
  2036. *
  2037. */
  2038. int32_t lsm6dso_xl_fast_settling_set(stmdev_ctx_t *ctx, uint8_t val)
  2039. {
  2040. lsm6dso_ctrl8_xl_t reg;
  2041. int32_t ret;
  2042. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2043. if (ret == 0) {
  2044. reg.fastsettl_mode_xl = val;
  2045. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2046. }
  2047. return ret;
  2048. }
  2049. /**
  2050. * @brief Enables accelerometer LPF2 and HPF fast-settling mode.
  2051. * The filter sets the second samples after writing this bit.
  2052. * Active only during device exit from power-down mode.[get]
  2053. *
  2054. * @param ctx read / write interface definitions
  2055. * @param val change the values of fastsettl_mode_xl in reg CTRL8_XL
  2056. *
  2057. */
  2058. int32_t lsm6dso_xl_fast_settling_get(stmdev_ctx_t *ctx, uint8_t *val)
  2059. {
  2060. lsm6dso_ctrl8_xl_t reg;
  2061. int32_t ret;
  2062. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2063. *val = reg.fastsettl_mode_xl;
  2064. return ret;
  2065. }
  2066. /**
  2067. * @brief HPF or SLOPE filter selection on wake-up and Activity/Inactivity
  2068. * functions.[set]
  2069. *
  2070. * @param ctx read / write interface definitions
  2071. * @param val change the values of slope_fds in reg TAP_CFG0
  2072. *
  2073. */
  2074. int32_t lsm6dso_xl_hp_path_internal_set(stmdev_ctx_t *ctx,
  2075. lsm6dso_slope_fds_t val)
  2076. {
  2077. lsm6dso_tap_cfg0_t reg;
  2078. int32_t ret;
  2079. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  2080. if (ret == 0) {
  2081. reg.slope_fds = (uint8_t)val;
  2082. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  2083. }
  2084. return ret;
  2085. }
  2086. /**
  2087. * @brief HPF or SLOPE filter selection on wake-up and Activity/Inactivity
  2088. * functions.[get]
  2089. *
  2090. * @param ctx read / write interface definitions
  2091. * @param val Get the values of slope_fds in reg TAP_CFG0
  2092. *
  2093. */
  2094. int32_t lsm6dso_xl_hp_path_internal_get(stmdev_ctx_t *ctx,
  2095. lsm6dso_slope_fds_t *val)
  2096. {
  2097. lsm6dso_tap_cfg0_t reg;
  2098. int32_t ret;
  2099. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  2100. switch (reg.slope_fds) {
  2101. case LSM6DSO_USE_SLOPE:
  2102. *val = LSM6DSO_USE_SLOPE;
  2103. break;
  2104. case LSM6DSO_USE_HPF:
  2105. *val = LSM6DSO_USE_HPF;
  2106. break;
  2107. default:
  2108. *val = LSM6DSO_USE_SLOPE;
  2109. break;
  2110. }
  2111. return ret;
  2112. }
  2113. /**
  2114. * @brief Enables gyroscope digital high-pass filter. The filter is
  2115. * enabled only if the gyro is in HP mode.[set]
  2116. *
  2117. * @param ctx read / write interface definitions
  2118. * @param val Get the values of hp_en_g and hp_en_g
  2119. * in reg CTRL7_G
  2120. *
  2121. */
  2122. int32_t lsm6dso_gy_hp_path_internal_set(stmdev_ctx_t *ctx,
  2123. lsm6dso_hpm_g_t val)
  2124. {
  2125. lsm6dso_ctrl7_g_t reg;
  2126. int32_t ret;
  2127. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2128. if (ret == 0) {
  2129. reg.hp_en_g = ((uint8_t)val & 0x80U) >> 7;
  2130. reg.hpm_g = (uint8_t)val & 0x03U;
  2131. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2132. }
  2133. return ret;
  2134. }
  2135. /**
  2136. * @brief Enables gyroscope digital high-pass filter. The filter is
  2137. * enabled only if the gyro is in HP mode.[get]
  2138. *
  2139. * @param ctx read / write interface definitions
  2140. * @param val Get the values of hp_en_g and hp_en_g
  2141. * in reg CTRL7_G
  2142. *
  2143. */
  2144. int32_t lsm6dso_gy_hp_path_internal_get(stmdev_ctx_t *ctx,
  2145. lsm6dso_hpm_g_t *val)
  2146. {
  2147. lsm6dso_ctrl7_g_t reg;
  2148. int32_t ret;
  2149. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2150. switch ((reg.hp_en_g << 7) + reg.hpm_g) {
  2151. case LSM6DSO_HP_FILTER_NONE:
  2152. *val = LSM6DSO_HP_FILTER_NONE;
  2153. break;
  2154. case LSM6DSO_HP_FILTER_16mHz:
  2155. *val = LSM6DSO_HP_FILTER_16mHz;
  2156. break;
  2157. case LSM6DSO_HP_FILTER_65mHz:
  2158. *val = LSM6DSO_HP_FILTER_65mHz;
  2159. break;
  2160. case LSM6DSO_HP_FILTER_260mHz:
  2161. *val = LSM6DSO_HP_FILTER_260mHz;
  2162. break;
  2163. case LSM6DSO_HP_FILTER_1Hz04:
  2164. *val = LSM6DSO_HP_FILTER_1Hz04;
  2165. break;
  2166. default:
  2167. *val = LSM6DSO_HP_FILTER_NONE;
  2168. break;
  2169. }
  2170. return ret;
  2171. }
  2172. /**
  2173. * @}
  2174. *
  2175. */
  2176. /**
  2177. * @defgroup LSM6DSO_ Auxiliary_interface
  2178. * @brief This section groups all the functions concerning
  2179. * auxiliary interface.
  2180. * @{
  2181. *
  2182. */
  2183. /**
  2184. * @brief aOn auxiliary interface connect/disconnect SDO and OCS
  2185. * internal pull-up.[set]
  2186. *
  2187. * @param ctx read / write interface definitions
  2188. * @param val change the values of ois_pu_dis in
  2189. * reg PIN_CTRL
  2190. *
  2191. */
  2192. int32_t lsm6dso_aux_sdo_ocs_mode_set(stmdev_ctx_t *ctx,
  2193. lsm6dso_ois_pu_dis_t val)
  2194. {
  2195. lsm6dso_pin_ctrl_t reg;
  2196. int32_t ret;
  2197. ret = lsm6dso_read_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  2198. if (ret == 0) {
  2199. reg.ois_pu_dis = (uint8_t)val;
  2200. ret = lsm6dso_write_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  2201. }
  2202. return ret;
  2203. }
  2204. /**
  2205. * @brief On auxiliary interface connect/disconnect SDO and OCS
  2206. * internal pull-up.[get]
  2207. *
  2208. * @param ctx read / write interface definitions
  2209. * @param val Get the values of ois_pu_dis in reg PIN_CTRL
  2210. *
  2211. */
  2212. int32_t lsm6dso_aux_sdo_ocs_mode_get(stmdev_ctx_t *ctx,
  2213. lsm6dso_ois_pu_dis_t *val)
  2214. {
  2215. lsm6dso_pin_ctrl_t reg;
  2216. int32_t ret;
  2217. ret = lsm6dso_read_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  2218. switch (reg.ois_pu_dis) {
  2219. case LSM6DSO_AUX_PULL_UP_DISC:
  2220. *val = LSM6DSO_AUX_PULL_UP_DISC;
  2221. break;
  2222. case LSM6DSO_AUX_PULL_UP_CONNECT:
  2223. *val = LSM6DSO_AUX_PULL_UP_CONNECT;
  2224. break;
  2225. default:
  2226. *val = LSM6DSO_AUX_PULL_UP_DISC;
  2227. break;
  2228. }
  2229. return ret;
  2230. }
  2231. /**
  2232. * @brief OIS chain on aux interface power on mode.[set]
  2233. *
  2234. * @param ctx read / write interface definitions
  2235. * @param val change the values of ois_on in reg CTRL7_G
  2236. *
  2237. */
  2238. int32_t lsm6dso_aux_pw_on_ctrl_set(stmdev_ctx_t *ctx, lsm6dso_ois_on_t val)
  2239. {
  2240. lsm6dso_ctrl7_g_t reg;
  2241. int32_t ret;
  2242. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2243. if (ret == 0) {
  2244. reg.ois_on_en = (uint8_t)val & 0x01U;
  2245. reg.ois_on = (uint8_t)val & 0x01U;
  2246. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2247. }
  2248. return ret;
  2249. }
  2250. /**
  2251. * @brief aux_pw_on_ctrl: [get] OIS chain on aux interface power on mode
  2252. *
  2253. * @param ctx read / write interface definitions
  2254. * @param val Get the values of ois_on in reg CTRL7_G
  2255. *
  2256. */
  2257. int32_t lsm6dso_aux_pw_on_ctrl_get(stmdev_ctx_t *ctx, lsm6dso_ois_on_t *val)
  2258. {
  2259. lsm6dso_ctrl7_g_t reg;
  2260. int32_t ret;
  2261. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL7_G, (uint8_t*)&reg, 1);
  2262. switch (reg.ois_on) {
  2263. case LSM6DSO_AUX_ON:
  2264. *val = LSM6DSO_AUX_ON;
  2265. break;
  2266. case LSM6DSO_AUX_ON_BY_AUX_INTERFACE:
  2267. *val = LSM6DSO_AUX_ON_BY_AUX_INTERFACE;
  2268. break;
  2269. default:
  2270. *val = LSM6DSO_AUX_ON;
  2271. break;
  2272. }
  2273. return ret;
  2274. }
  2275. /**
  2276. * @brief Accelerometer full-scale management between UI chain and
  2277. * OIS chain. When XL UI is on, the full scale is the same
  2278. * between UI/OIS and is chosen by the UI CTRL registers;
  2279. * when XL UI is in PD, the OIS can choose the FS.
  2280. * Full scales are independent between the UI/OIS chain
  2281. * but both bound to 8 g.[set]
  2282. *
  2283. * @param ctx read / write interface definitions
  2284. * @param val change the values of xl_fs_mode in
  2285. * reg CTRL8_XL
  2286. *
  2287. */
  2288. int32_t lsm6dso_aux_xl_fs_mode_set(stmdev_ctx_t *ctx,
  2289. lsm6dso_xl_fs_mode_t val)
  2290. {
  2291. lsm6dso_ctrl8_xl_t reg;
  2292. int32_t ret;
  2293. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2294. if (ret == 0) {
  2295. reg.xl_fs_mode = (uint8_t)val;
  2296. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2297. }
  2298. return ret;
  2299. }
  2300. /**
  2301. * @brief Accelerometer full-scale management between UI chain and
  2302. * OIS chain. When XL UI is on, the full scale is the same
  2303. * between UI/OIS and is chosen by the UI CTRL registers;
  2304. * when XL UI is in PD, the OIS can choose the FS.
  2305. * Full scales are independent between the UI/OIS chain
  2306. * but both bound to 8 g.[get]
  2307. *
  2308. * @param ctx read / write interface definitions
  2309. * @param val Get the values of xl_fs_mode in reg CTRL8_XL
  2310. *
  2311. */
  2312. int32_t lsm6dso_aux_xl_fs_mode_get(stmdev_ctx_t *ctx,
  2313. lsm6dso_xl_fs_mode_t *val)
  2314. {
  2315. lsm6dso_ctrl8_xl_t reg;
  2316. int32_t ret;
  2317. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL8_XL, (uint8_t*)&reg, 1);
  2318. switch (reg.xl_fs_mode) {
  2319. case LSM6DSO_USE_SAME_XL_FS:
  2320. *val = LSM6DSO_USE_SAME_XL_FS;
  2321. break;
  2322. case LSM6DSO_USE_DIFFERENT_XL_FS:
  2323. *val = LSM6DSO_USE_DIFFERENT_XL_FS;
  2324. break;
  2325. default:
  2326. *val = LSM6DSO_USE_SAME_XL_FS;
  2327. break;
  2328. }
  2329. return ret;
  2330. }
  2331. /**
  2332. * @brief The STATUS_SPIAux register is read by the auxiliary SPI.[get]
  2333. *
  2334. * @param ctx read / write interface definitions
  2335. * @param lsm6dso_status_spiaux_t: registers STATUS_SPIAUX
  2336. *
  2337. */
  2338. int32_t lsm6dso_aux_status_reg_get(stmdev_ctx_t *ctx,
  2339. lsm6dso_status_spiaux_t *val)
  2340. {
  2341. int32_t ret;
  2342. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_SPIAUX, (uint8_t*) val, 1);
  2343. return ret;
  2344. }
  2345. /**
  2346. * @brief aux_xl_flag_data_ready: [get] AUX accelerometer data available
  2347. *
  2348. * @param ctx read / write interface definitions
  2349. * @param val change the values of xlda in reg STATUS_SPIAUX
  2350. *
  2351. */
  2352. int32_t lsm6dso_aux_xl_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  2353. {
  2354. lsm6dso_status_spiaux_t reg;
  2355. int32_t ret;
  2356. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_SPIAUX, (uint8_t*)&reg, 1);
  2357. *val = reg.xlda;
  2358. return ret;
  2359. }
  2360. /**
  2361. * @brief aux_gy_flag_data_ready: [get] AUX gyroscope data available.
  2362. *
  2363. * @param ctx read / write interface definitions
  2364. * @param val change the values of gda in reg STATUS_SPIAUX
  2365. *
  2366. */
  2367. int32_t lsm6dso_aux_gy_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  2368. {
  2369. lsm6dso_status_spiaux_t reg;
  2370. int32_t ret;
  2371. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_SPIAUX, (uint8_t*)&reg, 1);
  2372. *val = reg.gda;
  2373. return ret;
  2374. }
  2375. /**
  2376. * @brief High when the gyroscope output is in the settling phase.[get]
  2377. *
  2378. * @param ctx read / write interface definitions
  2379. * @param val change the values of gyro_settling in reg STATUS_SPIAUX
  2380. *
  2381. */
  2382. int32_t lsm6dso_aux_gy_flag_settling_get(stmdev_ctx_t *ctx, uint8_t *val)
  2383. {
  2384. lsm6dso_status_spiaux_t reg;
  2385. int32_t ret;
  2386. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_SPIAUX, (uint8_t*)&reg, 1);
  2387. *val = reg.gyro_settling;
  2388. return ret;
  2389. }
  2390. /**
  2391. * @brief Selects accelerometer self-test. Effective only if XL OIS
  2392. * chain is enabled.[set]
  2393. *
  2394. * @param ctx read / write interface definitions
  2395. * @param val change the values of st_xl_ois in reg INT_OIS
  2396. *
  2397. */
  2398. int32_t lsm6dso_aux_xl_self_test_set(stmdev_ctx_t *ctx,
  2399. lsm6dso_st_xl_ois_t val)
  2400. {
  2401. lsm6dso_int_ois_t reg;
  2402. int32_t ret;
  2403. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2404. if (ret == 0) {
  2405. reg.st_xl_ois = (uint8_t)val;
  2406. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2407. }
  2408. return ret;
  2409. }
  2410. /**
  2411. * @brief Selects accelerometer self-test. Effective only if XL OIS
  2412. * chain is enabled.[get]
  2413. *
  2414. * @param ctx read / write interface definitions
  2415. * @param val Get the values of st_xl_ois in reg INT_OIS
  2416. *
  2417. */
  2418. int32_t lsm6dso_aux_xl_self_test_get(stmdev_ctx_t *ctx,
  2419. lsm6dso_st_xl_ois_t *val)
  2420. {
  2421. lsm6dso_int_ois_t reg;
  2422. int32_t ret;
  2423. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2424. switch (reg.st_xl_ois) {
  2425. case LSM6DSO_AUX_XL_DISABLE:
  2426. *val = LSM6DSO_AUX_XL_DISABLE;
  2427. break;
  2428. case LSM6DSO_AUX_XL_POS:
  2429. *val = LSM6DSO_AUX_XL_POS;
  2430. break;
  2431. case LSM6DSO_AUX_XL_NEG:
  2432. *val = LSM6DSO_AUX_XL_NEG;
  2433. break;
  2434. default:
  2435. *val = LSM6DSO_AUX_XL_DISABLE;
  2436. break;
  2437. }
  2438. return ret;
  2439. }
  2440. /**
  2441. * @brief Indicates polarity of DEN signal on OIS chain.[set]
  2442. *
  2443. * @param ctx read / write interface definitions
  2444. * @param val change the values of den_lh_ois in
  2445. * reg INT_OIS
  2446. *
  2447. */
  2448. int32_t lsm6dso_aux_den_polarity_set(stmdev_ctx_t *ctx,
  2449. lsm6dso_den_lh_ois_t val)
  2450. {
  2451. lsm6dso_int_ois_t reg;
  2452. int32_t ret;
  2453. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2454. if (ret == 0) {
  2455. reg.den_lh_ois = (uint8_t)val;
  2456. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2457. }
  2458. return ret;
  2459. }
  2460. /**
  2461. * @brief Indicates polarity of DEN signal on OIS chain.[get]
  2462. *
  2463. * @param ctx read / write interface definitions
  2464. * @param val Get the values of den_lh_ois in reg INT_OIS
  2465. *
  2466. */
  2467. int32_t lsm6dso_aux_den_polarity_get(stmdev_ctx_t *ctx,
  2468. lsm6dso_den_lh_ois_t *val)
  2469. {
  2470. lsm6dso_int_ois_t reg;
  2471. int32_t ret;
  2472. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2473. switch (reg.den_lh_ois) {
  2474. case LSM6DSO_AUX_DEN_ACTIVE_LOW:
  2475. *val = LSM6DSO_AUX_DEN_ACTIVE_LOW;
  2476. break;
  2477. case LSM6DSO_AUX_DEN_ACTIVE_HIGH:
  2478. *val = LSM6DSO_AUX_DEN_ACTIVE_HIGH;
  2479. break;
  2480. default:
  2481. *val = LSM6DSO_AUX_DEN_ACTIVE_LOW;
  2482. break;
  2483. }
  2484. return ret;
  2485. }
  2486. /**
  2487. * @brief Configure DEN mode on the OIS chain.[set]
  2488. *
  2489. * @param ctx read / write interface definitions
  2490. * @param val change the values of lvl2_ois in reg INT_OIS
  2491. *
  2492. */
  2493. int32_t lsm6dso_aux_den_mode_set(stmdev_ctx_t *ctx, lsm6dso_lvl2_ois_t val)
  2494. {
  2495. lsm6dso_ctrl1_ois_t ctrl1_ois;
  2496. lsm6dso_int_ois_t int_ois;
  2497. int32_t ret;
  2498. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*) &int_ois, 1);
  2499. if (ret == 0) {
  2500. int_ois.lvl2_ois = (uint8_t)val & 0x01U;
  2501. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*) &int_ois, 1);
  2502. }
  2503. if (ret == 0) {
  2504. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*) &ctrl1_ois, 1);
  2505. }
  2506. if (ret == 0) {
  2507. ctrl1_ois.lvl1_ois = ((uint8_t)val & 0x02U) >> 1;
  2508. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*) &ctrl1_ois, 1);
  2509. }
  2510. return ret;
  2511. }
  2512. /**
  2513. * @brief Configure DEN mode on the OIS chain.[get]
  2514. *
  2515. * @param ctx read / write interface definitions
  2516. * @param val Get the values of lvl2_ois in reg INT_OIS
  2517. *
  2518. */
  2519. int32_t lsm6dso_aux_den_mode_get(stmdev_ctx_t *ctx, lsm6dso_lvl2_ois_t *val)
  2520. {
  2521. lsm6dso_ctrl1_ois_t ctrl1_ois;
  2522. lsm6dso_int_ois_t int_ois;
  2523. int32_t ret;
  2524. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*) &int_ois, 1);
  2525. if (ret == 0) {
  2526. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*) &ctrl1_ois, 1);
  2527. switch ((ctrl1_ois.lvl1_ois << 1) + int_ois.lvl2_ois) {
  2528. case LSM6DSO_AUX_DEN_DISABLE:
  2529. *val = LSM6DSO_AUX_DEN_DISABLE;
  2530. break;
  2531. case LSM6DSO_AUX_DEN_LEVEL_LATCH:
  2532. *val = LSM6DSO_AUX_DEN_LEVEL_LATCH;
  2533. break;
  2534. case LSM6DSO_AUX_DEN_LEVEL_TRIG:
  2535. *val = LSM6DSO_AUX_DEN_LEVEL_TRIG;
  2536. break;
  2537. default:
  2538. *val = LSM6DSO_AUX_DEN_DISABLE;
  2539. break;
  2540. }
  2541. }
  2542. return ret;
  2543. }
  2544. /**
  2545. * @brief Enables/Disable OIS chain DRDY on INT2 pin.
  2546. * This setting has priority over all other INT2 settings.[set]
  2547. *
  2548. * @param ctx read / write interface definitions
  2549. * @param val change the values of int2_drdy_ois in reg INT_OIS
  2550. *
  2551. */
  2552. int32_t lsm6dso_aux_drdy_on_int2_set(stmdev_ctx_t *ctx, uint8_t val)
  2553. {
  2554. lsm6dso_int_ois_t reg;
  2555. int32_t ret;
  2556. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2557. if (ret == 0) {
  2558. reg.int2_drdy_ois = val;
  2559. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2560. }
  2561. return ret;
  2562. }
  2563. /**
  2564. * @brief Enables/Disable OIS chain DRDY on INT2 pin.
  2565. * This setting has priority over all other INT2 settings.[get]
  2566. *
  2567. * @param ctx read / write interface definitions
  2568. * @param val change the values of int2_drdy_ois in reg INT_OIS
  2569. *
  2570. */
  2571. int32_t lsm6dso_aux_drdy_on_int2_get(stmdev_ctx_t *ctx, uint8_t *val)
  2572. {
  2573. lsm6dso_int_ois_t reg;
  2574. int32_t ret;
  2575. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_OIS, (uint8_t*)&reg, 1);
  2576. *val = reg.int2_drdy_ois;
  2577. return ret;
  2578. }
  2579. /**
  2580. * @brief Enables OIS chain data processing for gyro in Mode 3 and Mode 4
  2581. * (mode4_en = 1) and accelerometer data in and Mode 4 (mode4_en = 1).
  2582. * When the OIS chain is enabled, the OIS outputs are available
  2583. * through the SPI2 in registers OUTX_L_G (22h) through
  2584. * OUTZ_H_G (27h) and STATUS_REG (1Eh) / STATUS_SPIAux, and
  2585. * LPF1 is dedicated to this chain.[set]
  2586. *
  2587. * @param ctx read / write interface definitions
  2588. * @param val change the values of ois_en_spi2 in
  2589. * reg CTRL1_OIS
  2590. *
  2591. */
  2592. int32_t lsm6dso_aux_mode_set(stmdev_ctx_t *ctx, lsm6dso_ois_en_spi2_t val)
  2593. {
  2594. lsm6dso_ctrl1_ois_t reg;
  2595. int32_t ret;
  2596. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2597. if (ret == 0) {
  2598. reg.ois_en_spi2 = (uint8_t)val & 0x01U;
  2599. reg.mode4_en = ((uint8_t)val & 0x02U) >> 1;
  2600. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2601. }
  2602. return ret;
  2603. }
  2604. /**
  2605. * @brief Enables OIS chain data processing for gyro in Mode 3 and Mode 4
  2606. * (mode4_en = 1) and accelerometer data in and Mode 4 (mode4_en = 1).
  2607. * When the OIS chain is enabled, the OIS outputs are available
  2608. * through the SPI2 in registers OUTX_L_G (22h) through
  2609. * OUTZ_H_G (27h) and STATUS_REG (1Eh) / STATUS_SPIAux, and
  2610. * LPF1 is dedicated to this chain.[get]
  2611. *
  2612. * @param ctx read / write interface definitions
  2613. * @param val Get the values of ois_en_spi2 in
  2614. * reg CTRL1_OIS
  2615. *
  2616. */
  2617. int32_t lsm6dso_aux_mode_get(stmdev_ctx_t *ctx, lsm6dso_ois_en_spi2_t *val)
  2618. {
  2619. lsm6dso_ctrl1_ois_t reg;
  2620. int32_t ret;
  2621. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2622. switch ((reg.mode4_en << 1) | reg.ois_en_spi2) {
  2623. case LSM6DSO_AUX_DISABLE:
  2624. *val = LSM6DSO_AUX_DISABLE;
  2625. break;
  2626. case LSM6DSO_MODE_3_GY:
  2627. *val = LSM6DSO_MODE_3_GY;
  2628. break;
  2629. case LSM6DSO_MODE_4_GY_XL:
  2630. *val = LSM6DSO_MODE_4_GY_XL;
  2631. break;
  2632. default:
  2633. *val = LSM6DSO_AUX_DISABLE;
  2634. break;
  2635. }
  2636. return ret;
  2637. }
  2638. /**
  2639. * @brief Selects gyroscope OIS chain full-scale.[set]
  2640. *
  2641. * @param ctx read / write interface definitions
  2642. * @param val change the values of fs_g_ois in reg CTRL1_OIS
  2643. *
  2644. */
  2645. int32_t lsm6dso_aux_gy_full_scale_set(stmdev_ctx_t *ctx,
  2646. lsm6dso_fs_g_ois_t val)
  2647. {
  2648. lsm6dso_ctrl1_ois_t reg;
  2649. int32_t ret;
  2650. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2651. if (ret == 0) {
  2652. reg.fs_g_ois = (uint8_t)val;
  2653. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2654. }
  2655. return ret;
  2656. }
  2657. /**
  2658. * @brief Selects gyroscope OIS chain full-scale.[get]
  2659. *
  2660. * @param ctx read / write interface definitions
  2661. * @param val Get the values of fs_g_ois in reg CTRL1_OIS
  2662. *
  2663. */
  2664. int32_t lsm6dso_aux_gy_full_scale_get(stmdev_ctx_t *ctx,
  2665. lsm6dso_fs_g_ois_t *val)
  2666. {
  2667. lsm6dso_ctrl1_ois_t reg;
  2668. int32_t ret;
  2669. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2670. switch (reg.fs_g_ois) {
  2671. case LSM6DSO_250dps_AUX:
  2672. *val = LSM6DSO_250dps_AUX;
  2673. break;
  2674. case LSM6DSO_125dps_AUX:
  2675. *val = LSM6DSO_125dps_AUX;
  2676. break;
  2677. case LSM6DSO_500dps_AUX:
  2678. *val = LSM6DSO_500dps_AUX;
  2679. break;
  2680. case LSM6DSO_1000dps_AUX:
  2681. *val = LSM6DSO_1000dps_AUX;
  2682. break;
  2683. case LSM6DSO_2000dps_AUX:
  2684. *val = LSM6DSO_2000dps_AUX;
  2685. break;
  2686. default:
  2687. *val = LSM6DSO_250dps_AUX;
  2688. break;
  2689. }
  2690. return ret;
  2691. }
  2692. /**
  2693. * @brief SPI2 3- or 4-wire interface.[set]
  2694. *
  2695. * @param ctx read / write interface definitions
  2696. * @param val change the values of sim_ois in reg CTRL1_OIS
  2697. *
  2698. */
  2699. int32_t lsm6dso_aux_spi_mode_set(stmdev_ctx_t *ctx, lsm6dso_sim_ois_t val)
  2700. {
  2701. lsm6dso_ctrl1_ois_t reg;
  2702. int32_t ret;
  2703. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2704. if (ret == 0) {
  2705. reg.sim_ois = (uint8_t)val;
  2706. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2707. }
  2708. return ret;
  2709. }
  2710. /**
  2711. * @brief SPI2 3- or 4-wire interface.[get]
  2712. *
  2713. * @param ctx read / write interface definitions
  2714. * @param val Get the values of sim_ois in reg CTRL1_OIS
  2715. *
  2716. */
  2717. int32_t lsm6dso_aux_spi_mode_get(stmdev_ctx_t *ctx, lsm6dso_sim_ois_t *val)
  2718. {
  2719. lsm6dso_ctrl1_ois_t reg;
  2720. int32_t ret;
  2721. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL1_OIS, (uint8_t*)&reg, 1);
  2722. switch (reg.sim_ois) {
  2723. case LSM6DSO_AUX_SPI_4_WIRE:
  2724. *val = LSM6DSO_AUX_SPI_4_WIRE;
  2725. break;
  2726. case LSM6DSO_AUX_SPI_3_WIRE:
  2727. *val = LSM6DSO_AUX_SPI_3_WIRE;
  2728. break;
  2729. default:
  2730. *val = LSM6DSO_AUX_SPI_4_WIRE;
  2731. break;
  2732. }
  2733. return ret;
  2734. }
  2735. /**
  2736. * @brief Selects gyroscope digital LPF1 filter bandwidth.[set]
  2737. *
  2738. * @param ctx read / write interface definitions
  2739. * @param val change the values of ftype_ois in
  2740. * reg CTRL2_OIS
  2741. *
  2742. */
  2743. int32_t lsm6dso_aux_gy_lp1_bandwidth_set(stmdev_ctx_t *ctx,
  2744. lsm6dso_ftype_ois_t val)
  2745. {
  2746. lsm6dso_ctrl2_ois_t reg;
  2747. int32_t ret;
  2748. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2749. if (ret == 0) {
  2750. reg.ftype_ois = (uint8_t)val;
  2751. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2752. }
  2753. return ret;
  2754. }
  2755. /**
  2756. * @brief Selects gyroscope digital LPF1 filter bandwidth.[get]
  2757. *
  2758. * @param ctx read / write interface definitions
  2759. * @param val Get the values of ftype_ois in reg CTRL2_OIS
  2760. *
  2761. */
  2762. int32_t lsm6dso_aux_gy_lp1_bandwidth_get(stmdev_ctx_t *ctx,
  2763. lsm6dso_ftype_ois_t *val)
  2764. {
  2765. lsm6dso_ctrl2_ois_t reg;
  2766. int32_t ret;
  2767. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2768. switch (reg.ftype_ois) {
  2769. case LSM6DSO_351Hz39:
  2770. *val = LSM6DSO_351Hz39;
  2771. break;
  2772. case LSM6DSO_236Hz63:
  2773. *val = LSM6DSO_236Hz63;
  2774. break;
  2775. case LSM6DSO_172Hz70:
  2776. *val = LSM6DSO_172Hz70;
  2777. break;
  2778. case LSM6DSO_937Hz91:
  2779. *val = LSM6DSO_937Hz91;
  2780. break;
  2781. default:
  2782. *val = LSM6DSO_351Hz39;
  2783. break;
  2784. }
  2785. return ret;
  2786. }
  2787. /**
  2788. * @brief Selects gyroscope OIS chain digital high-pass filter cutoff.[set]
  2789. *
  2790. * @param ctx read / write interface definitions
  2791. * @param val change the values of hpm_ois in reg CTRL2_OIS
  2792. *
  2793. */
  2794. int32_t lsm6dso_aux_gy_hp_bandwidth_set(stmdev_ctx_t *ctx,
  2795. lsm6dso_hpm_ois_t val)
  2796. {
  2797. lsm6dso_ctrl2_ois_t reg;
  2798. int32_t ret;
  2799. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2800. if (ret == 0) {
  2801. reg.hpm_ois = (uint8_t)val & 0x03U;
  2802. reg.hp_en_ois = ((uint8_t)val & 0x10U) >> 4;
  2803. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2804. }
  2805. return ret;
  2806. }
  2807. /**
  2808. * @brief Selects gyroscope OIS chain digital high-pass filter cutoff.[get]
  2809. *
  2810. * @param ctx read / write interface definitions
  2811. * @param val Get the values of hpm_ois in reg CTRL2_OIS
  2812. *
  2813. */
  2814. int32_t lsm6dso_aux_gy_hp_bandwidth_get(stmdev_ctx_t *ctx,
  2815. lsm6dso_hpm_ois_t *val)
  2816. {
  2817. lsm6dso_ctrl2_ois_t reg;
  2818. int32_t ret;
  2819. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL2_OIS, (uint8_t*)&reg, 1);
  2820. switch ((reg.hp_en_ois << 4) | reg.hpm_ois) {
  2821. case LSM6DSO_AUX_HP_DISABLE:
  2822. *val = LSM6DSO_AUX_HP_DISABLE;
  2823. break;
  2824. case LSM6DSO_AUX_HP_Hz016:
  2825. *val = LSM6DSO_AUX_HP_Hz016;
  2826. break;
  2827. case LSM6DSO_AUX_HP_Hz065:
  2828. *val = LSM6DSO_AUX_HP_Hz065;
  2829. break;
  2830. case LSM6DSO_AUX_HP_Hz260:
  2831. *val = LSM6DSO_AUX_HP_Hz260;
  2832. break;
  2833. case LSM6DSO_AUX_HP_1Hz040:
  2834. *val = LSM6DSO_AUX_HP_1Hz040;
  2835. break;
  2836. default:
  2837. *val = LSM6DSO_AUX_HP_DISABLE;
  2838. break;
  2839. }
  2840. return ret;
  2841. }
  2842. /**
  2843. * @brief Enable / Disables OIS chain clamp.
  2844. * Enable: All OIS chain outputs = 8000h
  2845. * during self-test; Disable: OIS chain self-test
  2846. * outputs dependent from the aux gyro full
  2847. * scale selected.[set]
  2848. *
  2849. * @param ctx read / write interface definitions
  2850. * @param val change the values of st_ois_clampdis in
  2851. * reg CTRL3_OIS
  2852. *
  2853. */
  2854. int32_t lsm6dso_aux_gy_clamp_set(stmdev_ctx_t *ctx,
  2855. lsm6dso_st_ois_clampdis_t val)
  2856. {
  2857. lsm6dso_ctrl3_ois_t reg;
  2858. int32_t ret;
  2859. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2860. if (ret == 0) {
  2861. reg.st_ois_clampdis = (uint8_t)val;
  2862. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2863. }
  2864. return ret;
  2865. }
  2866. /**
  2867. * @brief Enable / Disables OIS chain clamp.
  2868. * Enable: All OIS chain outputs = 8000h
  2869. * during self-test; Disable: OIS chain self-test
  2870. * outputs dependent from the aux gyro full
  2871. * scale selected.[set]
  2872. *
  2873. * @param ctx read / write interface definitions
  2874. * @param val Get the values of st_ois_clampdis in
  2875. * reg CTRL3_OIS
  2876. *
  2877. */
  2878. int32_t lsm6dso_aux_gy_clamp_get(stmdev_ctx_t *ctx,
  2879. lsm6dso_st_ois_clampdis_t *val)
  2880. {
  2881. lsm6dso_ctrl3_ois_t reg;
  2882. int32_t ret;
  2883. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2884. switch (reg.st_ois_clampdis) {
  2885. case LSM6DSO_ENABLE_CLAMP:
  2886. *val = LSM6DSO_ENABLE_CLAMP;
  2887. break;
  2888. case LSM6DSO_DISABLE_CLAMP:
  2889. *val = LSM6DSO_DISABLE_CLAMP;
  2890. break;
  2891. default:
  2892. *val = LSM6DSO_ENABLE_CLAMP;
  2893. break;
  2894. }
  2895. return ret;
  2896. }
  2897. /**
  2898. * @brief Selects gyroscope OIS chain self-test.[set]
  2899. *
  2900. * @param ctx read / write interface definitions
  2901. * @param val change the values of st_ois in reg CTRL3_OIS
  2902. *
  2903. */
  2904. int32_t lsm6dso_aux_gy_self_test_set(stmdev_ctx_t *ctx, lsm6dso_st_ois_t val)
  2905. {
  2906. lsm6dso_ctrl3_ois_t reg;
  2907. int32_t ret;
  2908. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2909. if (ret == 0) {
  2910. reg.st_ois = (uint8_t)val;
  2911. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2912. }
  2913. return ret;
  2914. }
  2915. /**
  2916. * @brief Selects gyroscope OIS chain self-test.[get]
  2917. *
  2918. * @param ctx read / write interface definitions
  2919. * @param val Get the values of st_ois in reg CTRL3_OIS
  2920. *
  2921. */
  2922. int32_t lsm6dso_aux_gy_self_test_get(stmdev_ctx_t *ctx, lsm6dso_st_ois_t *val)
  2923. {
  2924. lsm6dso_ctrl3_ois_t reg;
  2925. int32_t ret;
  2926. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2927. switch (reg.st_ois) {
  2928. case LSM6DSO_AUX_GY_DISABLE:
  2929. *val = LSM6DSO_AUX_GY_DISABLE;
  2930. break;
  2931. case LSM6DSO_AUX_GY_POS:
  2932. *val = LSM6DSO_AUX_GY_POS;
  2933. break;
  2934. case LSM6DSO_AUX_GY_NEG:
  2935. *val = LSM6DSO_AUX_GY_NEG;
  2936. break;
  2937. default:
  2938. *val = LSM6DSO_AUX_GY_DISABLE;
  2939. break;
  2940. }
  2941. return ret;
  2942. }
  2943. /**
  2944. * @brief Selects accelerometer OIS channel bandwidth.[set]
  2945. *
  2946. * @param ctx read / write interface definitions
  2947. * @param val change the values of
  2948. * filter_xl_conf_ois in reg CTRL3_OIS
  2949. *
  2950. */
  2951. int32_t lsm6dso_aux_xl_bandwidth_set(stmdev_ctx_t *ctx,
  2952. lsm6dso_filter_xl_conf_ois_t val)
  2953. {
  2954. lsm6dso_ctrl3_ois_t reg;
  2955. int32_t ret;
  2956. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2957. if (ret == 0) {
  2958. reg.filter_xl_conf_ois = (uint8_t)val;
  2959. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2960. }
  2961. return ret;
  2962. }
  2963. /**
  2964. * @brief Selects accelerometer OIS channel bandwidth.[get]
  2965. *
  2966. * @param ctx read / write interface definitions
  2967. * @param val Get the values of
  2968. * filter_xl_conf_ois in reg CTRL3_OIS
  2969. *
  2970. */
  2971. int32_t lsm6dso_aux_xl_bandwidth_get(stmdev_ctx_t *ctx,
  2972. lsm6dso_filter_xl_conf_ois_t *val)
  2973. {
  2974. lsm6dso_ctrl3_ois_t reg;
  2975. int32_t ret;
  2976. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  2977. switch (reg.filter_xl_conf_ois) {
  2978. case LSM6DSO_289Hz:
  2979. *val = LSM6DSO_289Hz;
  2980. break;
  2981. case LSM6DSO_258Hz:
  2982. *val = LSM6DSO_258Hz;
  2983. break;
  2984. case LSM6DSO_120Hz:
  2985. *val = LSM6DSO_120Hz;
  2986. break;
  2987. case LSM6DSO_65Hz2:
  2988. *val = LSM6DSO_65Hz2;
  2989. break;
  2990. case LSM6DSO_33Hz2:
  2991. *val = LSM6DSO_33Hz2;
  2992. break;
  2993. case LSM6DSO_16Hz6:
  2994. *val = LSM6DSO_16Hz6;
  2995. break;
  2996. case LSM6DSO_8Hz30:
  2997. *val = LSM6DSO_8Hz30;
  2998. break;
  2999. case LSM6DSO_4Hz15:
  3000. *val = LSM6DSO_4Hz15;
  3001. break;
  3002. default:
  3003. *val = LSM6DSO_289Hz;
  3004. break;
  3005. }
  3006. return ret;
  3007. }
  3008. /**
  3009. * @brief Selects accelerometer OIS channel full-scale.[set]
  3010. *
  3011. * @param ctx read / write interface definitions
  3012. * @param val change the values of fs_xl_ois in
  3013. * reg CTRL3_OIS
  3014. *
  3015. */
  3016. int32_t lsm6dso_aux_xl_full_scale_set(stmdev_ctx_t *ctx,
  3017. lsm6dso_fs_xl_ois_t val)
  3018. {
  3019. lsm6dso_ctrl3_ois_t reg;
  3020. int32_t ret;
  3021. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  3022. if (ret == 0) {
  3023. reg.fs_xl_ois = (uint8_t)val;
  3024. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  3025. }
  3026. return ret;
  3027. }
  3028. /**
  3029. * @brief Selects accelerometer OIS channel full-scale.[get]
  3030. *
  3031. * @param ctx read / write interface definitions
  3032. * @param val Get the values of fs_xl_ois in reg CTRL3_OIS
  3033. *
  3034. */
  3035. int32_t lsm6dso_aux_xl_full_scale_get(stmdev_ctx_t *ctx,
  3036. lsm6dso_fs_xl_ois_t *val)
  3037. {
  3038. lsm6dso_ctrl3_ois_t reg;
  3039. int32_t ret;
  3040. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_OIS, (uint8_t*)&reg, 1);
  3041. switch (reg.fs_xl_ois) {
  3042. case LSM6DSO_AUX_2g:
  3043. *val = LSM6DSO_AUX_2g;
  3044. break;
  3045. case LSM6DSO_AUX_16g:
  3046. *val = LSM6DSO_AUX_16g;
  3047. break;
  3048. case LSM6DSO_AUX_4g:
  3049. *val = LSM6DSO_AUX_4g;
  3050. break;
  3051. case LSM6DSO_AUX_8g:
  3052. *val = LSM6DSO_AUX_8g;
  3053. break;
  3054. default:
  3055. *val = LSM6DSO_AUX_2g;
  3056. break;
  3057. }
  3058. return ret;
  3059. }
  3060. /**
  3061. * @}
  3062. *
  3063. */
  3064. /**
  3065. * @defgroup LSM6DSO_ main_serial_interface
  3066. * @brief This section groups all the functions concerning main
  3067. * serial interface management (not auxiliary)
  3068. * @{
  3069. *
  3070. */
  3071. /**
  3072. * @brief Connect/Disconnect SDO/SA0 internal pull-up.[set]
  3073. *
  3074. * @param ctx read / write interface definitions
  3075. * @param val change the values of sdo_pu_en in
  3076. * reg PIN_CTRL
  3077. *
  3078. */
  3079. int32_t lsm6dso_sdo_sa0_mode_set(stmdev_ctx_t *ctx, lsm6dso_sdo_pu_en_t val)
  3080. {
  3081. lsm6dso_pin_ctrl_t reg;
  3082. int32_t ret;
  3083. ret = lsm6dso_read_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  3084. if (ret == 0) {
  3085. reg.sdo_pu_en = (uint8_t)val;
  3086. ret = lsm6dso_write_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  3087. }
  3088. return ret;
  3089. }
  3090. /**
  3091. * @brief Connect/Disconnect SDO/SA0 internal pull-up.[get]
  3092. *
  3093. * @param ctx read / write interface definitions
  3094. * @param val Get the values of sdo_pu_en in reg PIN_CTRL
  3095. *
  3096. */
  3097. int32_t lsm6dso_sdo_sa0_mode_get(stmdev_ctx_t *ctx, lsm6dso_sdo_pu_en_t *val)
  3098. {
  3099. lsm6dso_pin_ctrl_t reg;
  3100. int32_t ret;
  3101. ret = lsm6dso_read_reg(ctx, LSM6DSO_PIN_CTRL, (uint8_t*)&reg, 1);
  3102. switch (reg.sdo_pu_en) {
  3103. case LSM6DSO_PULL_UP_DISC:
  3104. *val = LSM6DSO_PULL_UP_DISC;
  3105. break;
  3106. case LSM6DSO_PULL_UP_CONNECT:
  3107. *val = LSM6DSO_PULL_UP_CONNECT;
  3108. break;
  3109. default:
  3110. *val = LSM6DSO_PULL_UP_DISC;
  3111. break;
  3112. }
  3113. return ret;
  3114. }
  3115. /**
  3116. * @brief SPI Serial Interface Mode selection.[set]
  3117. *
  3118. * @param ctx read / write interface definitions
  3119. * @param val change the values of sim in reg CTRL3_C
  3120. *
  3121. */
  3122. int32_t lsm6dso_spi_mode_set(stmdev_ctx_t *ctx, lsm6dso_sim_t val)
  3123. {
  3124. lsm6dso_ctrl3_c_t reg;
  3125. int32_t ret;
  3126. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3127. if (ret == 0) {
  3128. reg.sim = (uint8_t)val;
  3129. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3130. }
  3131. return ret;
  3132. }
  3133. /**
  3134. * @brief SPI Serial Interface Mode selection.[get]
  3135. *
  3136. * @param ctx read / write interface definitions
  3137. * @param val Get the values of sim in reg CTRL3_C
  3138. *
  3139. */
  3140. int32_t lsm6dso_spi_mode_get(stmdev_ctx_t *ctx, lsm6dso_sim_t *val)
  3141. {
  3142. lsm6dso_ctrl3_c_t reg;
  3143. int32_t ret;
  3144. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3145. switch (reg.sim) {
  3146. case LSM6DSO_SPI_4_WIRE:
  3147. *val = LSM6DSO_SPI_4_WIRE;
  3148. break;
  3149. case LSM6DSO_SPI_3_WIRE:
  3150. *val = LSM6DSO_SPI_3_WIRE;
  3151. break;
  3152. default:
  3153. *val = LSM6DSO_SPI_4_WIRE;
  3154. break;
  3155. }
  3156. return ret;
  3157. }
  3158. /**
  3159. * @brief Disable / Enable I2C interface.[set]
  3160. *
  3161. * @param ctx read / write interface definitions
  3162. * @param val change the values of i2c_disable in
  3163. * reg CTRL4_C
  3164. *
  3165. */
  3166. int32_t lsm6dso_i2c_interface_set(stmdev_ctx_t *ctx,
  3167. lsm6dso_i2c_disable_t val)
  3168. {
  3169. lsm6dso_ctrl4_c_t reg;
  3170. int32_t ret;
  3171. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3172. if (ret == 0) {
  3173. reg.i2c_disable = (uint8_t)val;
  3174. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3175. }
  3176. return ret;
  3177. }
  3178. /**
  3179. * @brief Disable / Enable I2C interface.[get]
  3180. *
  3181. * @param ctx read / write interface definitions
  3182. * @param val Get the values of i2c_disable in
  3183. * reg CTRL4_C
  3184. *
  3185. */
  3186. int32_t lsm6dso_i2c_interface_get(stmdev_ctx_t *ctx,
  3187. lsm6dso_i2c_disable_t *val)
  3188. {
  3189. lsm6dso_ctrl4_c_t reg;
  3190. int32_t ret;
  3191. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3192. switch (reg.i2c_disable) {
  3193. case LSM6DSO_I2C_ENABLE:
  3194. *val = LSM6DSO_I2C_ENABLE;
  3195. break;
  3196. case LSM6DSO_I2C_DISABLE:
  3197. *val = LSM6DSO_I2C_DISABLE;
  3198. break;
  3199. default:
  3200. *val = LSM6DSO_I2C_ENABLE;
  3201. break;
  3202. }
  3203. return ret;
  3204. }
  3205. /**
  3206. * @brief I3C Enable/Disable communication protocol[.set]
  3207. *
  3208. * @param ctx read / write interface definitions
  3209. * @param val change the values of i3c_disable
  3210. * in reg CTRL9_XL
  3211. *
  3212. */
  3213. int32_t lsm6dso_i3c_disable_set(stmdev_ctx_t *ctx, lsm6dso_i3c_disable_t val)
  3214. {
  3215. lsm6dso_i3c_bus_avb_t i3c_bus_avb;
  3216. lsm6dso_ctrl9_xl_t ctrl9_xl;
  3217. int32_t ret;
  3218. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&ctrl9_xl, 1);
  3219. if (ret == 0) {
  3220. ctrl9_xl.i3c_disable = ((uint8_t)val & 0x80U) >> 7;
  3221. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&ctrl9_xl, 1);
  3222. }
  3223. if (ret == 0) {
  3224. ret = lsm6dso_read_reg(ctx, LSM6DSO_I3C_BUS_AVB,
  3225. (uint8_t*)&i3c_bus_avb, 1);
  3226. }
  3227. if (ret == 0) {
  3228. i3c_bus_avb.i3c_bus_avb_sel = (uint8_t)val & 0x03U;
  3229. ret = lsm6dso_write_reg(ctx, LSM6DSO_I3C_BUS_AVB,
  3230. (uint8_t*)&i3c_bus_avb, 1);
  3231. }
  3232. return ret;
  3233. }
  3234. /**
  3235. * @brief I3C Enable/Disable communication protocol.[get]
  3236. *
  3237. * @param ctx read / write interface definitions
  3238. * @param val change the values of i3c_disable in
  3239. * reg CTRL9_XL
  3240. *
  3241. */
  3242. int32_t lsm6dso_i3c_disable_get(stmdev_ctx_t *ctx, lsm6dso_i3c_disable_t *val)
  3243. {
  3244. lsm6dso_ctrl9_xl_t ctrl9_xl;
  3245. lsm6dso_i3c_bus_avb_t i3c_bus_avb;
  3246. int32_t ret;
  3247. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&ctrl9_xl, 1);
  3248. if (ret == 0) {
  3249. ret = lsm6dso_read_reg(ctx, LSM6DSO_I3C_BUS_AVB,
  3250. (uint8_t*)&i3c_bus_avb, 1);
  3251. switch ((ctrl9_xl.i3c_disable << 7) | i3c_bus_avb.i3c_bus_avb_sel) {
  3252. case LSM6DSO_I3C_DISABLE:
  3253. *val = LSM6DSO_I3C_DISABLE;
  3254. break;
  3255. case LSM6DSO_I3C_ENABLE_T_50us:
  3256. *val = LSM6DSO_I3C_ENABLE_T_50us;
  3257. break;
  3258. case LSM6DSO_I3C_ENABLE_T_2us:
  3259. *val = LSM6DSO_I3C_ENABLE_T_2us;
  3260. break;
  3261. case LSM6DSO_I3C_ENABLE_T_1ms:
  3262. *val = LSM6DSO_I3C_ENABLE_T_1ms;
  3263. break;
  3264. case LSM6DSO_I3C_ENABLE_T_25ms:
  3265. *val = LSM6DSO_I3C_ENABLE_T_25ms;
  3266. break;
  3267. default:
  3268. *val = LSM6DSO_I3C_DISABLE;
  3269. break;
  3270. }
  3271. }
  3272. return ret;
  3273. }
  3274. /**
  3275. * @}
  3276. *
  3277. */
  3278. /**
  3279. * @defgroup LSM6DSO_interrupt_pins
  3280. * @brief This section groups all the functions that manage interrup pins
  3281. * @{
  3282. *
  3283. */
  3284. /**
  3285. * @brief Connect/Disconnect INT1 internal pull-down.[set]
  3286. *
  3287. * @param ctx read / write interface definitions
  3288. * @param val change the values of pd_dis_int1 in reg I3C_BUS_AVB
  3289. *
  3290. */
  3291. int32_t lsm6dso_int1_mode_set(stmdev_ctx_t *ctx, lsm6dso_int1_pd_en_t val)
  3292. {
  3293. lsm6dso_i3c_bus_avb_t reg;
  3294. int32_t ret;
  3295. ret = lsm6dso_read_reg(ctx, LSM6DSO_I3C_BUS_AVB, (uint8_t*)&reg, 1);
  3296. if (ret == 0) {
  3297. reg.pd_dis_int1 = (uint8_t)val;
  3298. ret = lsm6dso_write_reg(ctx, LSM6DSO_I3C_BUS_AVB, (uint8_t*)&reg, 1);
  3299. }
  3300. return ret;
  3301. }
  3302. /**
  3303. * @brief Connect/Disconnect INT1 internal pull-down.[get]
  3304. *
  3305. * @param ctx read / write interface definitions
  3306. * @param val Get the values of pd_dis_int1 in reg I3C_BUS_AVB
  3307. *
  3308. */
  3309. int32_t lsm6dso_int1_mode_get(stmdev_ctx_t *ctx, lsm6dso_int1_pd_en_t *val)
  3310. {
  3311. lsm6dso_i3c_bus_avb_t reg;
  3312. int32_t ret;
  3313. ret = lsm6dso_read_reg(ctx, LSM6DSO_I3C_BUS_AVB, (uint8_t*)&reg, 1);
  3314. switch (reg.pd_dis_int1) {
  3315. case LSM6DSO_PULL_DOWN_DISC:
  3316. *val = LSM6DSO_PULL_DOWN_DISC;
  3317. break;
  3318. case LSM6DSO_PULL_DOWN_CONNECT:
  3319. *val = LSM6DSO_PULL_DOWN_CONNECT;
  3320. break;
  3321. default:
  3322. *val = LSM6DSO_PULL_DOWN_DISC;
  3323. break;
  3324. }
  3325. return ret;
  3326. }
  3327. /**
  3328. * @brief Select the signal that need to route on int1 pad.[set]
  3329. *
  3330. * @param ctx read / write interface definitions
  3331. * @param val struct of registers: INT1_CTRL,
  3332. * MD1_CFG, EMB_FUNC_INT1, FSM_INT1_A,
  3333. * FSM_INT1_B
  3334. *
  3335. */
  3336. int32_t lsm6dso_pin_int1_route_set(stmdev_ctx_t *ctx,
  3337. lsm6dso_pin_int1_route_t *val)
  3338. {
  3339. lsm6dso_pin_int2_route_t pin_int2_route;
  3340. lsm6dso_tap_cfg2_t tap_cfg2;
  3341. int32_t ret;
  3342. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3343. if (ret == 0) {
  3344. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_INT1,
  3345. (uint8_t*)&val->emb_func_int1, 1);
  3346. }
  3347. if (ret == 0) {
  3348. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_INT1_A,
  3349. (uint8_t*)&val->fsm_int1_a, 1);
  3350. }
  3351. if (ret == 0) {
  3352. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_INT1_B,
  3353. (uint8_t*)&val->fsm_int1_b, 1);
  3354. }
  3355. if (ret == 0) {
  3356. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3357. }
  3358. if (ret == 0) {
  3359. if ( ( val->emb_func_int1.int1_fsm_lc
  3360. | val->emb_func_int1.int1_sig_mot
  3361. | val->emb_func_int1.int1_step_detector
  3362. | val->emb_func_int1.int1_tilt
  3363. | val->fsm_int1_a.int1_fsm1
  3364. | val->fsm_int1_a.int1_fsm2
  3365. | val->fsm_int1_a.int1_fsm3
  3366. | val->fsm_int1_a.int1_fsm4
  3367. | val->fsm_int1_a.int1_fsm5
  3368. | val->fsm_int1_a.int1_fsm6
  3369. | val->fsm_int1_a.int1_fsm7
  3370. | val->fsm_int1_a.int1_fsm8
  3371. | val->fsm_int1_b.int1_fsm9
  3372. | val->fsm_int1_b.int1_fsm10
  3373. | val->fsm_int1_b.int1_fsm11
  3374. | val->fsm_int1_b.int1_fsm12
  3375. | val->fsm_int1_b.int1_fsm13
  3376. | val->fsm_int1_b.int1_fsm14
  3377. | val->fsm_int1_b.int1_fsm15
  3378. | val->fsm_int1_b.int1_fsm16) != PROPERTY_DISABLE){
  3379. val->md1_cfg.int1_emb_func = PROPERTY_ENABLE;
  3380. }
  3381. else{
  3382. val->md1_cfg.int1_emb_func = PROPERTY_DISABLE;
  3383. }
  3384. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT1_CTRL,
  3385. (uint8_t*)&val->int1_ctrl, 1);
  3386. }
  3387. if (ret == 0) {
  3388. ret = lsm6dso_write_reg(ctx, LSM6DSO_MD1_CFG, (uint8_t*)&val->md1_cfg, 1);
  3389. }
  3390. if (ret == 0) {
  3391. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*) &tap_cfg2, 1);
  3392. }
  3393. if (ret == 0) {
  3394. ret = lsm6dso_pin_int2_route_get(ctx, &pin_int2_route);
  3395. }
  3396. if (ret == 0) {
  3397. if ( ( pin_int2_route.int2_ctrl.int2_cnt_bdr
  3398. | pin_int2_route.int2_ctrl.int2_drdy_g
  3399. | pin_int2_route.int2_ctrl.int2_drdy_temp
  3400. | pin_int2_route.int2_ctrl.int2_drdy_xl
  3401. | pin_int2_route.int2_ctrl.int2_fifo_full
  3402. | pin_int2_route.int2_ctrl.int2_fifo_ovr
  3403. | pin_int2_route.int2_ctrl.int2_fifo_th
  3404. | pin_int2_route.md2_cfg.int2_6d
  3405. | pin_int2_route.md2_cfg.int2_double_tap
  3406. | pin_int2_route.md2_cfg.int2_ff
  3407. | pin_int2_route.md2_cfg.int2_wu
  3408. | pin_int2_route.md2_cfg.int2_single_tap
  3409. | pin_int2_route.md2_cfg.int2_sleep_change
  3410. | val->int1_ctrl.den_drdy_flag
  3411. | val->int1_ctrl.int1_boot
  3412. | val->int1_ctrl.int1_cnt_bdr
  3413. | val->int1_ctrl.int1_drdy_g
  3414. | val->int1_ctrl.int1_drdy_xl
  3415. | val->int1_ctrl.int1_fifo_full
  3416. | val->int1_ctrl.int1_fifo_ovr
  3417. | val->int1_ctrl.int1_fifo_th
  3418. | val->md1_cfg.int1_6d
  3419. | val->md1_cfg.int1_double_tap
  3420. | val->md1_cfg.int1_ff
  3421. | val->md1_cfg.int1_wu
  3422. | val->md1_cfg.int1_single_tap
  3423. | val->md1_cfg.int1_sleep_change) != PROPERTY_DISABLE) {
  3424. tap_cfg2.interrupts_enable = PROPERTY_ENABLE;
  3425. }
  3426. else{
  3427. tap_cfg2.interrupts_enable = PROPERTY_DISABLE;
  3428. }
  3429. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*) &tap_cfg2, 1);
  3430. }
  3431. return ret;
  3432. }
  3433. /**
  3434. * @brief Select the signal that need to route on int1 pad.[get]
  3435. *
  3436. * @param ctx read / write interface definitions
  3437. * @param val struct of registers: INT1_CTRL, MD1_CFG,
  3438. * EMB_FUNC_INT1, FSM_INT1_A, FSM_INT1_B
  3439. *
  3440. */
  3441. int32_t lsm6dso_pin_int1_route_get(stmdev_ctx_t *ctx,
  3442. lsm6dso_pin_int1_route_t *val)
  3443. {
  3444. int32_t ret;
  3445. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3446. if (ret == 0) {
  3447. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INT1,
  3448. (uint8_t*)&val->emb_func_int1, 1);
  3449. }
  3450. if (ret == 0) {
  3451. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_INT1_A,
  3452. (uint8_t*)&val->fsm_int1_a, 1);
  3453. }
  3454. if (ret == 0) {
  3455. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_INT1_B,
  3456. (uint8_t*)&val->fsm_int1_b, 1);
  3457. }
  3458. if (ret == 0) {
  3459. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3460. }
  3461. if (ret == 0) {
  3462. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT1_CTRL,
  3463. (uint8_t*)&val->int1_ctrl, 1);
  3464. }
  3465. if (ret == 0) {
  3466. ret = lsm6dso_read_reg(ctx, LSM6DSO_MD1_CFG, (uint8_t*)&val->md1_cfg, 1);
  3467. }
  3468. return ret;
  3469. }
  3470. /**
  3471. * @brief Select the signal that need to route on int2 pad.[set]
  3472. *
  3473. * @param ctx read / write interface definitions
  3474. * @param val union of registers INT2_CTRL, MD2_CFG,
  3475. * EMB_FUNC_INT2, FSM_INT2_A, FSM_INT2_B
  3476. *
  3477. */
  3478. int32_t lsm6dso_pin_int2_route_set(stmdev_ctx_t *ctx,
  3479. lsm6dso_pin_int2_route_t *val)
  3480. {
  3481. lsm6dso_pin_int1_route_t pin_int1_route;
  3482. lsm6dso_tap_cfg2_t tap_cfg2;
  3483. int32_t ret;
  3484. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3485. if (ret == 0) {
  3486. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_INT2,
  3487. (uint8_t*)&val->emb_func_int2, 1);
  3488. }
  3489. if (ret == 0) {
  3490. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_INT2_A,
  3491. (uint8_t*)&val->fsm_int2_a, 1);
  3492. }
  3493. if (ret == 0) {
  3494. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_INT2_B,
  3495. (uint8_t*)&val->fsm_int2_b, 1);
  3496. }
  3497. if (ret == 0) {
  3498. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3499. }
  3500. if (ret == 0) {
  3501. if (( val->emb_func_int2.int2_fsm_lc
  3502. | val->emb_func_int2.int2_sig_mot
  3503. | val->emb_func_int2.int2_step_detector
  3504. | val->emb_func_int2.int2_tilt
  3505. | val->fsm_int2_a.int2_fsm1
  3506. | val->fsm_int2_a.int2_fsm2
  3507. | val->fsm_int2_a.int2_fsm3
  3508. | val->fsm_int2_a.int2_fsm4
  3509. | val->fsm_int2_a.int2_fsm5
  3510. | val->fsm_int2_a.int2_fsm6
  3511. | val->fsm_int2_a.int2_fsm7
  3512. | val->fsm_int2_a.int2_fsm8
  3513. | val->fsm_int2_b.int2_fsm9
  3514. | val->fsm_int2_b.int2_fsm10
  3515. | val->fsm_int2_b.int2_fsm11
  3516. | val->fsm_int2_b.int2_fsm12
  3517. | val->fsm_int2_b.int2_fsm13
  3518. | val->fsm_int2_b.int2_fsm14
  3519. | val->fsm_int2_b.int2_fsm15
  3520. | val->fsm_int2_b.int2_fsm16 )!= PROPERTY_DISABLE ){
  3521. val->md2_cfg.int2_emb_func = PROPERTY_ENABLE;
  3522. }
  3523. else{
  3524. val->md2_cfg.int2_emb_func = PROPERTY_DISABLE;
  3525. }
  3526. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT2_CTRL,
  3527. (uint8_t*)&val->int2_ctrl, 1);
  3528. }
  3529. if (ret == 0) {
  3530. ret = lsm6dso_write_reg(ctx, LSM6DSO_MD2_CFG, (uint8_t*)&val->md2_cfg, 1);
  3531. }
  3532. if (ret == 0) {
  3533. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*) &tap_cfg2, 1);
  3534. }
  3535. if (ret == 0) {
  3536. ret = lsm6dso_pin_int1_route_get(ctx, &pin_int1_route);
  3537. }
  3538. if (ret == 0) {
  3539. if ( ( val->int2_ctrl.int2_cnt_bdr
  3540. | val->int2_ctrl.int2_drdy_g
  3541. | val->int2_ctrl.int2_drdy_temp
  3542. | val->int2_ctrl.int2_drdy_xl
  3543. | val->int2_ctrl.int2_fifo_full
  3544. | val->int2_ctrl.int2_fifo_ovr
  3545. | val->int2_ctrl.int2_fifo_th
  3546. | val->md2_cfg.int2_6d
  3547. | val->md2_cfg.int2_double_tap
  3548. | val->md2_cfg.int2_ff
  3549. | val->md2_cfg.int2_wu
  3550. | val->md2_cfg.int2_single_tap
  3551. | val->md2_cfg.int2_sleep_change
  3552. | pin_int1_route.int1_ctrl.den_drdy_flag
  3553. | pin_int1_route.int1_ctrl.int1_boot
  3554. | pin_int1_route.int1_ctrl.int1_cnt_bdr
  3555. | pin_int1_route.int1_ctrl.int1_drdy_g
  3556. | pin_int1_route.int1_ctrl.int1_drdy_xl
  3557. | pin_int1_route.int1_ctrl.int1_fifo_full
  3558. | pin_int1_route.int1_ctrl.int1_fifo_ovr
  3559. | pin_int1_route.int1_ctrl.int1_fifo_th
  3560. | pin_int1_route.md1_cfg.int1_6d
  3561. | pin_int1_route.md1_cfg.int1_double_tap
  3562. | pin_int1_route.md1_cfg.int1_ff
  3563. | pin_int1_route.md1_cfg.int1_wu
  3564. | pin_int1_route.md1_cfg.int1_single_tap
  3565. | pin_int1_route.md1_cfg.int1_sleep_change ) != PROPERTY_DISABLE) {
  3566. tap_cfg2.interrupts_enable = PROPERTY_ENABLE;
  3567. }
  3568. else{
  3569. tap_cfg2.interrupts_enable = PROPERTY_DISABLE;
  3570. }
  3571. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*) &tap_cfg2, 1);
  3572. }
  3573. return ret;
  3574. }
  3575. /**
  3576. * @brief Select the signal that need to route on int2 pad.[get]
  3577. *
  3578. * @param ctx read / write interface definitions
  3579. * @param val union of registers INT2_CTRL, MD2_CFG,
  3580. * EMB_FUNC_INT2, FSM_INT2_A, FSM_INT2_B
  3581. *
  3582. */
  3583. int32_t lsm6dso_pin_int2_route_get(stmdev_ctx_t *ctx,
  3584. lsm6dso_pin_int2_route_t *val)
  3585. {
  3586. int32_t ret;
  3587. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3588. if (ret == 0) {
  3589. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INT2,
  3590. (uint8_t*)&val->emb_func_int2, 1);
  3591. }
  3592. if (ret == 0) {
  3593. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_INT2_A,
  3594. (uint8_t*)&val->fsm_int2_a, 1);
  3595. }
  3596. if (ret == 0) {
  3597. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_INT2_B,
  3598. (uint8_t*)&val->fsm_int2_b, 1);
  3599. }
  3600. if (ret == 0) {
  3601. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3602. }
  3603. if (ret == 0) {
  3604. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT2_CTRL,
  3605. (uint8_t*)&val->int2_ctrl, 1);
  3606. }
  3607. if (ret == 0) {
  3608. ret = lsm6dso_read_reg(ctx, LSM6DSO_MD2_CFG, (uint8_t*)&val->md2_cfg, 1);
  3609. }
  3610. return ret;
  3611. }
  3612. /**
  3613. * @brief Push-pull/open drain selection on interrupt pads.[set]
  3614. *
  3615. * @param ctx read / write interface definitions
  3616. * @param val change the values of pp_od in reg CTRL3_C
  3617. *
  3618. */
  3619. int32_t lsm6dso_pin_mode_set(stmdev_ctx_t *ctx, lsm6dso_pp_od_t val)
  3620. {
  3621. lsm6dso_ctrl3_c_t reg;
  3622. int32_t ret;
  3623. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3624. if (ret == 0) {
  3625. reg.pp_od = (uint8_t)val;
  3626. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3627. }
  3628. return ret;
  3629. }
  3630. /**
  3631. * @brief Push-pull/open drain selection on interrupt pads.[get]
  3632. *
  3633. * @param ctx read / write interface definitions
  3634. * @param val Get the values of pp_od in reg CTRL3_C
  3635. *
  3636. */
  3637. int32_t lsm6dso_pin_mode_get(stmdev_ctx_t *ctx, lsm6dso_pp_od_t *val)
  3638. {
  3639. lsm6dso_ctrl3_c_t reg;
  3640. int32_t ret;
  3641. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3642. switch (reg.pp_od) {
  3643. case LSM6DSO_PUSH_PULL:
  3644. *val = LSM6DSO_PUSH_PULL;
  3645. break;
  3646. case LSM6DSO_OPEN_DRAIN:
  3647. *val = LSM6DSO_OPEN_DRAIN;
  3648. break;
  3649. default:
  3650. *val = LSM6DSO_PUSH_PULL;
  3651. break;
  3652. }
  3653. return ret;
  3654. }
  3655. /**
  3656. * @brief Interrupt active-high/low.[set]
  3657. *
  3658. * @param ctx read / write interface definitions
  3659. * @param val change the values of h_lactive in reg CTRL3_C
  3660. *
  3661. */
  3662. int32_t lsm6dso_pin_polarity_set(stmdev_ctx_t *ctx, lsm6dso_h_lactive_t val)
  3663. {
  3664. lsm6dso_ctrl3_c_t reg;
  3665. int32_t ret;
  3666. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3667. if (ret == 0) {
  3668. reg.h_lactive = (uint8_t)val;
  3669. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3670. }
  3671. return ret;
  3672. }
  3673. /**
  3674. * @brief Interrupt active-high/low.[get]
  3675. *
  3676. * @param ctx read / write interface definitions
  3677. * @param val Get the values of h_lactive in reg CTRL3_C
  3678. *
  3679. */
  3680. int32_t lsm6dso_pin_polarity_get(stmdev_ctx_t *ctx, lsm6dso_h_lactive_t *val)
  3681. {
  3682. lsm6dso_ctrl3_c_t reg;
  3683. int32_t ret;
  3684. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL3_C, (uint8_t*)&reg, 1);
  3685. switch (reg.h_lactive) {
  3686. case LSM6DSO_ACTIVE_HIGH:
  3687. *val = LSM6DSO_ACTIVE_HIGH;
  3688. break;
  3689. case LSM6DSO_ACTIVE_LOW:
  3690. *val = LSM6DSO_ACTIVE_LOW;
  3691. break;
  3692. default:
  3693. *val = LSM6DSO_ACTIVE_HIGH;
  3694. break;
  3695. }
  3696. return ret;
  3697. }
  3698. /**
  3699. * @brief All interrupt signals become available on INT1 pin.[set]
  3700. *
  3701. * @param ctx read / write interface definitions
  3702. * @param val change the values of int2_on_int1 in reg CTRL4_C
  3703. *
  3704. */
  3705. int32_t lsm6dso_all_on_int1_set(stmdev_ctx_t *ctx, uint8_t val)
  3706. {
  3707. lsm6dso_ctrl4_c_t reg;
  3708. int32_t ret;
  3709. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3710. if (ret == 0) {
  3711. reg.int2_on_int1 = val;
  3712. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3713. }
  3714. return ret;
  3715. }
  3716. /**
  3717. * @brief All interrupt signals become available on INT1 pin.[get]
  3718. *
  3719. * @param ctx read / write interface definitions
  3720. * @param val change the values of int2_on_int1 in reg CTRL4_C
  3721. *
  3722. */
  3723. int32_t lsm6dso_all_on_int1_get(stmdev_ctx_t *ctx, uint8_t *val)
  3724. {
  3725. lsm6dso_ctrl4_c_t reg;
  3726. int32_t ret;
  3727. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  3728. *val = reg.int2_on_int1;
  3729. return ret;
  3730. }
  3731. /**
  3732. * @brief Interrupt notification mode.[set]
  3733. *
  3734. * @param ctx read / write interface definitions
  3735. * @param val change the values of lir in reg TAP_CFG0
  3736. *
  3737. */
  3738. int32_t lsm6dso_int_notification_set(stmdev_ctx_t *ctx, lsm6dso_lir_t val)
  3739. {
  3740. lsm6dso_tap_cfg0_t tap_cfg0;
  3741. lsm6dso_page_rw_t page_rw;
  3742. int32_t ret;
  3743. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*) &tap_cfg0, 1);
  3744. if (ret == 0) {
  3745. tap_cfg0.lir = (uint8_t)val & 0x01U;
  3746. tap_cfg0.int_clr_on_read = (uint8_t)val & 0x01U;
  3747. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*) &tap_cfg0, 1);
  3748. }
  3749. if (ret == 0) {
  3750. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3751. }
  3752. if (ret == 0) {
  3753. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  3754. }
  3755. if (ret == 0) {
  3756. page_rw.emb_func_lir = ((uint8_t)val & 0x02U) >> 1;
  3757. ret = lsm6dso_write_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  3758. }
  3759. if (ret == 0) {
  3760. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3761. }
  3762. return ret;
  3763. }
  3764. /**
  3765. * @brief Interrupt notification mode.[get]
  3766. *
  3767. * @param ctx read / write interface definitions
  3768. * @param val Get the values of lir in reg TAP_CFG0
  3769. *
  3770. */
  3771. int32_t lsm6dso_int_notification_get(stmdev_ctx_t *ctx, lsm6dso_lir_t *val)
  3772. {
  3773. lsm6dso_tap_cfg0_t tap_cfg0;
  3774. lsm6dso_page_rw_t page_rw;
  3775. int32_t ret;
  3776. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*) &tap_cfg0, 1);
  3777. if (ret == 0) {
  3778. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3779. }
  3780. if (ret == 0) {
  3781. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  3782. }
  3783. if (ret == 0) {
  3784. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3785. }
  3786. if (ret == 0) {
  3787. switch ((page_rw.emb_func_lir << 1) | tap_cfg0.lir) {
  3788. case LSM6DSO_ALL_INT_PULSED:
  3789. *val = LSM6DSO_ALL_INT_PULSED;
  3790. break;
  3791. case LSM6DSO_BASE_LATCHED_EMB_PULSED:
  3792. *val = LSM6DSO_BASE_LATCHED_EMB_PULSED;
  3793. break;
  3794. case LSM6DSO_BASE_PULSED_EMB_LATCHED:
  3795. *val = LSM6DSO_BASE_PULSED_EMB_LATCHED;
  3796. break;
  3797. case LSM6DSO_ALL_INT_LATCHED:
  3798. *val = LSM6DSO_ALL_INT_LATCHED;
  3799. break;
  3800. default:
  3801. *val = LSM6DSO_ALL_INT_PULSED;
  3802. break;
  3803. }
  3804. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  3805. }
  3806. if (ret == 0) {
  3807. ret = lsm6dso_read_reg(ctx, LSM6DSO_PAGE_RW, (uint8_t*) &page_rw, 1);
  3808. }
  3809. if (ret == 0) {
  3810. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  3811. }
  3812. return ret;
  3813. }
  3814. /**
  3815. * @}
  3816. *
  3817. */
  3818. /**
  3819. * @defgroup LSM6DSO_Wake_Up_event
  3820. * @brief This section groups all the functions that manage the Wake Up
  3821. * event generation.
  3822. * @{
  3823. *
  3824. */
  3825. /**
  3826. * @brief Weight of 1 LSB of wakeup threshold.[set]
  3827. * 0: 1 LSB =FS_XL / 64
  3828. * 1: 1 LSB = FS_XL / 256
  3829. *
  3830. * @param ctx read / write interface definitions
  3831. * @param val change the values of wake_ths_w in
  3832. * reg WAKE_UP_DUR
  3833. *
  3834. */
  3835. int32_t lsm6dso_wkup_ths_weight_set(stmdev_ctx_t *ctx,
  3836. lsm6dso_wake_ths_w_t val)
  3837. {
  3838. lsm6dso_wake_up_dur_t reg;
  3839. int32_t ret;
  3840. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3841. if (ret == 0) {
  3842. reg.wake_ths_w = (uint8_t)val;
  3843. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3844. }
  3845. return ret;
  3846. }
  3847. /**
  3848. * @brief Weight of 1 LSB of wakeup threshold.[get]
  3849. * 0: 1 LSB =FS_XL / 64
  3850. * 1: 1 LSB = FS_XL / 256
  3851. *
  3852. * @param ctx read / write interface definitions
  3853. * @param val Get the values of wake_ths_w in
  3854. * reg WAKE_UP_DUR
  3855. *
  3856. */
  3857. int32_t lsm6dso_wkup_ths_weight_get(stmdev_ctx_t *ctx,
  3858. lsm6dso_wake_ths_w_t *val)
  3859. {
  3860. lsm6dso_wake_up_dur_t reg;
  3861. int32_t ret;
  3862. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3863. switch (reg.wake_ths_w) {
  3864. case LSM6DSO_LSb_FS_DIV_64:
  3865. *val = LSM6DSO_LSb_FS_DIV_64;
  3866. break;
  3867. case LSM6DSO_LSb_FS_DIV_256:
  3868. *val = LSM6DSO_LSb_FS_DIV_256;
  3869. break;
  3870. default:
  3871. *val = LSM6DSO_LSb_FS_DIV_64;
  3872. break;
  3873. }
  3874. return ret;
  3875. }
  3876. /**
  3877. * @brief Threshold for wakeup: 1 LSB weight depends on WAKE_THS_W in
  3878. * WAKE_UP_DUR.[set]
  3879. *
  3880. * @param ctx read / write interface definitions
  3881. * @param val change the values of wk_ths in reg WAKE_UP_THS
  3882. *
  3883. */
  3884. int32_t lsm6dso_wkup_threshold_set(stmdev_ctx_t *ctx, uint8_t val)
  3885. {
  3886. lsm6dso_wake_up_ths_t reg;
  3887. int32_t ret;
  3888. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3889. if (ret == 0) {
  3890. reg.wk_ths = val;
  3891. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3892. }
  3893. return ret;
  3894. }
  3895. /**
  3896. * @brief Threshold for wakeup: 1 LSB weight depends on WAKE_THS_W in
  3897. * WAKE_UP_DUR.[get]
  3898. *
  3899. * @param ctx read / write interface definitions
  3900. * @param val change the values of wk_ths in reg WAKE_UP_THS
  3901. *
  3902. */
  3903. int32_t lsm6dso_wkup_threshold_get(stmdev_ctx_t *ctx, uint8_t *val)
  3904. {
  3905. lsm6dso_wake_up_ths_t reg;
  3906. int32_t ret;
  3907. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3908. *val = reg.wk_ths;
  3909. return ret;
  3910. }
  3911. /**
  3912. * @brief Wake up duration event.[set]
  3913. * 1LSb = 1 / ODR
  3914. *
  3915. * @param ctx read / write interface definitions
  3916. * @param val change the values of usr_off_on_wu in reg WAKE_UP_THS
  3917. *
  3918. */
  3919. int32_t lsm6dso_xl_usr_offset_on_wkup_set(stmdev_ctx_t *ctx, uint8_t val)
  3920. {
  3921. lsm6dso_wake_up_ths_t reg;
  3922. int32_t ret;
  3923. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3924. if (ret == 0) {
  3925. reg.usr_off_on_wu = val;
  3926. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3927. }
  3928. return ret;
  3929. }
  3930. /**
  3931. * @brief Wake up duration event.[get]
  3932. * 1LSb = 1 / ODR
  3933. *
  3934. * @param ctx read / write interface definitions
  3935. * @param val change the values of usr_off_on_wu in reg WAKE_UP_THS
  3936. *
  3937. */
  3938. int32_t lsm6dso_xl_usr_offset_on_wkup_get(stmdev_ctx_t *ctx, uint8_t *val)
  3939. {
  3940. lsm6dso_wake_up_ths_t reg;
  3941. int32_t ret;
  3942. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  3943. *val = reg.usr_off_on_wu;
  3944. return ret;
  3945. }
  3946. /**
  3947. * @brief Wake up duration event.[set]
  3948. * 1LSb = 1 / ODR
  3949. *
  3950. * @param ctx read / write interface definitions
  3951. * @param val change the values of wake_dur in reg WAKE_UP_DUR
  3952. *
  3953. */
  3954. int32_t lsm6dso_wkup_dur_set(stmdev_ctx_t *ctx, uint8_t val)
  3955. {
  3956. lsm6dso_wake_up_dur_t reg;
  3957. int32_t ret;
  3958. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3959. if (ret == 0) {
  3960. reg.wake_dur = val;
  3961. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3962. }
  3963. return ret;
  3964. }
  3965. /**
  3966. * @brief Wake up duration event.[get]
  3967. * 1LSb = 1 / ODR
  3968. *
  3969. * @param ctx read / write interface definitions
  3970. * @param val change the values of wake_dur in reg WAKE_UP_DUR
  3971. *
  3972. */
  3973. int32_t lsm6dso_wkup_dur_get(stmdev_ctx_t *ctx, uint8_t *val)
  3974. {
  3975. lsm6dso_wake_up_dur_t reg;
  3976. int32_t ret;
  3977. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  3978. *val = reg.wake_dur;
  3979. return ret;
  3980. }
  3981. /**
  3982. * @}
  3983. *
  3984. */
  3985. /**
  3986. * @defgroup LSM6DSO_ Activity/Inactivity_detection
  3987. * @brief This section groups all the functions concerning
  3988. * activity/inactivity detection.
  3989. * @{
  3990. *
  3991. */
  3992. /**
  3993. * @brief Enables gyroscope Sleep mode.[set]
  3994. *
  3995. * @param ctx read / write interface definitions
  3996. * @param val change the values of sleep_g in reg CTRL4_C
  3997. *
  3998. */
  3999. int32_t lsm6dso_gy_sleep_mode_set(stmdev_ctx_t *ctx, uint8_t val)
  4000. {
  4001. lsm6dso_ctrl4_c_t reg;
  4002. int32_t ret;
  4003. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  4004. if (ret == 0) {
  4005. reg.sleep_g = val;
  4006. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  4007. }
  4008. return ret;
  4009. }
  4010. /**
  4011. * @brief Enables gyroscope Sleep mode.[get]
  4012. *
  4013. * @param ctx read / write interface definitions
  4014. * @param val change the values of sleep_g in reg CTRL4_C
  4015. *
  4016. */
  4017. int32_t lsm6dso_gy_sleep_mode_get(stmdev_ctx_t *ctx, uint8_t *val)
  4018. {
  4019. lsm6dso_ctrl4_c_t reg;
  4020. int32_t ret;
  4021. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL4_C, (uint8_t*)&reg, 1);
  4022. *val = reg.sleep_g;
  4023. return ret;
  4024. }
  4025. /**
  4026. * @brief Drives the sleep status instead of
  4027. * sleep change on INT pins
  4028. * (only if INT1_SLEEP_CHANGE or
  4029. * INT2_SLEEP_CHANGE bits are enabled).[set]
  4030. *
  4031. * @param ctx read / write interface definitions
  4032. * @param val change the values of sleep_status_on_int in reg TAP_CFG0
  4033. *
  4034. */
  4035. int32_t lsm6dso_act_pin_notification_set(stmdev_ctx_t *ctx,
  4036. lsm6dso_sleep_status_on_int_t val)
  4037. {
  4038. lsm6dso_tap_cfg0_t reg;
  4039. int32_t ret;
  4040. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4041. if (ret == 0) {
  4042. reg.sleep_status_on_int = (uint8_t)val;
  4043. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4044. }
  4045. return ret;
  4046. }
  4047. /**
  4048. * @brief Drives the sleep status instead of
  4049. * sleep change on INT pins (only if
  4050. * INT1_SLEEP_CHANGE or
  4051. * INT2_SLEEP_CHANGE bits are enabled).[get]
  4052. *
  4053. * @param ctx read / write interface definitions
  4054. * @param val Get the values of sleep_status_on_int in reg TAP_CFG0
  4055. *
  4056. */
  4057. int32_t lsm6dso_act_pin_notification_get(stmdev_ctx_t *ctx,
  4058. lsm6dso_sleep_status_on_int_t *val)
  4059. {
  4060. lsm6dso_tap_cfg0_t reg;
  4061. int32_t ret;
  4062. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4063. switch (reg.sleep_status_on_int) {
  4064. case LSM6DSO_DRIVE_SLEEP_CHG_EVENT:
  4065. *val = LSM6DSO_DRIVE_SLEEP_CHG_EVENT;
  4066. break;
  4067. case LSM6DSO_DRIVE_SLEEP_STATUS:
  4068. *val = LSM6DSO_DRIVE_SLEEP_STATUS;
  4069. break;
  4070. default:
  4071. *val = LSM6DSO_DRIVE_SLEEP_CHG_EVENT;
  4072. break;
  4073. }
  4074. return ret;
  4075. }
  4076. /**
  4077. * @brief Enable inactivity function.[set]
  4078. *
  4079. * @param ctx read / write interface definitions
  4080. * @param val change the values of inact_en in reg TAP_CFG2
  4081. *
  4082. */
  4083. int32_t lsm6dso_act_mode_set(stmdev_ctx_t *ctx, lsm6dso_inact_en_t val)
  4084. {
  4085. lsm6dso_tap_cfg2_t reg;
  4086. int32_t ret;
  4087. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4088. if (ret == 0) {
  4089. reg.inact_en = (uint8_t)val;
  4090. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4091. }
  4092. return ret;
  4093. }
  4094. /**
  4095. * @brief Enable inactivity function.[get]
  4096. *
  4097. * @param ctx read / write interface definitions
  4098. * @param val Get the values of inact_en in reg TAP_CFG2
  4099. *
  4100. */
  4101. int32_t lsm6dso_act_mode_get(stmdev_ctx_t *ctx, lsm6dso_inact_en_t *val)
  4102. {
  4103. lsm6dso_tap_cfg2_t reg;
  4104. int32_t ret;
  4105. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4106. switch (reg.inact_en) {
  4107. case LSM6DSO_XL_AND_GY_NOT_AFFECTED:
  4108. *val = LSM6DSO_XL_AND_GY_NOT_AFFECTED;
  4109. break;
  4110. case LSM6DSO_XL_12Hz5_GY_NOT_AFFECTED:
  4111. *val = LSM6DSO_XL_12Hz5_GY_NOT_AFFECTED;
  4112. break;
  4113. case LSM6DSO_XL_12Hz5_GY_SLEEP:
  4114. *val = LSM6DSO_XL_12Hz5_GY_SLEEP;
  4115. break;
  4116. case LSM6DSO_XL_12Hz5_GY_PD:
  4117. *val = LSM6DSO_XL_12Hz5_GY_PD;
  4118. break;
  4119. default:
  4120. *val = LSM6DSO_XL_AND_GY_NOT_AFFECTED;
  4121. break;
  4122. }
  4123. return ret;
  4124. }
  4125. /**
  4126. * @brief Duration to go in sleep mode.[set]
  4127. * 1 LSb = 512 / ODR
  4128. *
  4129. * @param ctx read / write interface definitions
  4130. * @param val change the values of sleep_dur in reg WAKE_UP_DUR
  4131. *
  4132. */
  4133. int32_t lsm6dso_act_sleep_dur_set(stmdev_ctx_t *ctx, uint8_t val)
  4134. {
  4135. lsm6dso_wake_up_dur_t reg;
  4136. int32_t ret;
  4137. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  4138. if (ret == 0) {
  4139. reg.sleep_dur = val;
  4140. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  4141. }
  4142. return ret;
  4143. }
  4144. /**
  4145. * @brief Duration to go in sleep mode.[get]
  4146. * 1 LSb = 512 / ODR
  4147. *
  4148. * @param ctx read / write interface definitions
  4149. * @param val change the values of sleep_dur in reg WAKE_UP_DUR
  4150. *
  4151. */
  4152. int32_t lsm6dso_act_sleep_dur_get(stmdev_ctx_t *ctx, uint8_t *val)
  4153. {
  4154. lsm6dso_wake_up_dur_t reg;
  4155. int32_t ret;
  4156. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&reg, 1);
  4157. *val = reg.sleep_dur;
  4158. return ret;
  4159. }
  4160. /**
  4161. * @}
  4162. *
  4163. */
  4164. /**
  4165. * @defgroup LSM6DSO_tap_generator
  4166. * @brief This section groups all the functions that manage the
  4167. * tap and double tap event generation.
  4168. * @{
  4169. *
  4170. */
  4171. /**
  4172. * @brief Enable Z direction in tap recognition.[set]
  4173. *
  4174. * @param ctx read / write interface definitions
  4175. * @param val change the values of tap_z_en in reg TAP_CFG0
  4176. *
  4177. */
  4178. int32_t lsm6dso_tap_detection_on_z_set(stmdev_ctx_t *ctx, uint8_t val)
  4179. {
  4180. lsm6dso_tap_cfg0_t reg;
  4181. int32_t ret;
  4182. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4183. if (ret == 0) {
  4184. reg.tap_z_en = val;
  4185. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4186. }
  4187. return ret;
  4188. }
  4189. /**
  4190. * @brief Enable Z direction in tap recognition.[get]
  4191. *
  4192. * @param ctx read / write interface definitions
  4193. * @param val change the values of tap_z_en in reg TAP_CFG0
  4194. *
  4195. */
  4196. int32_t lsm6dso_tap_detection_on_z_get(stmdev_ctx_t *ctx, uint8_t *val)
  4197. {
  4198. lsm6dso_tap_cfg0_t reg;
  4199. int32_t ret;
  4200. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4201. *val = reg.tap_z_en;
  4202. return ret;
  4203. }
  4204. /**
  4205. * @brief Enable Y direction in tap recognition.[set]
  4206. *
  4207. * @param ctx read / write interface definitions
  4208. * @param val change the values of tap_y_en in reg TAP_CFG0
  4209. *
  4210. */
  4211. int32_t lsm6dso_tap_detection_on_y_set(stmdev_ctx_t *ctx, uint8_t val)
  4212. {
  4213. lsm6dso_tap_cfg0_t reg;
  4214. int32_t ret;
  4215. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4216. if (ret == 0) {
  4217. reg.tap_y_en = val;
  4218. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4219. }
  4220. return ret;
  4221. }
  4222. /**
  4223. * @brief Enable Y direction in tap recognition.[get]
  4224. *
  4225. * @param ctx read / write interface definitions
  4226. * @param val change the values of tap_y_en in reg TAP_CFG0
  4227. *
  4228. */
  4229. int32_t lsm6dso_tap_detection_on_y_get(stmdev_ctx_t *ctx, uint8_t *val)
  4230. {
  4231. lsm6dso_tap_cfg0_t reg;
  4232. int32_t ret;
  4233. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4234. *val = reg.tap_y_en;
  4235. return ret;
  4236. }
  4237. /**
  4238. * @brief Enable X direction in tap recognition.[set]
  4239. *
  4240. * @param ctx read / write interface definitions
  4241. * @param val change the values of tap_x_en in reg TAP_CFG0
  4242. *
  4243. */
  4244. int32_t lsm6dso_tap_detection_on_x_set(stmdev_ctx_t *ctx, uint8_t val)
  4245. {
  4246. lsm6dso_tap_cfg0_t reg;
  4247. int32_t ret;
  4248. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4249. if (ret == 0) {
  4250. reg.tap_x_en = val;
  4251. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4252. }
  4253. return ret;
  4254. }
  4255. /**
  4256. * @brief Enable X direction in tap recognition.[get]
  4257. *
  4258. * @param ctx read / write interface definitions
  4259. * @param val change the values of tap_x_en in reg TAP_CFG0
  4260. *
  4261. */
  4262. int32_t lsm6dso_tap_detection_on_x_get(stmdev_ctx_t *ctx, uint8_t *val)
  4263. {
  4264. lsm6dso_tap_cfg0_t reg;
  4265. int32_t ret;
  4266. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG0, (uint8_t*)&reg, 1);
  4267. *val = reg.tap_x_en;
  4268. return ret;
  4269. }
  4270. /**
  4271. * @brief X-axis tap recognition threshold.[set]
  4272. *
  4273. * @param ctx read / write interface definitions
  4274. * @param val change the values of tap_ths_x in reg TAP_CFG1
  4275. *
  4276. */
  4277. int32_t lsm6dso_tap_threshold_x_set(stmdev_ctx_t *ctx, uint8_t val)
  4278. {
  4279. lsm6dso_tap_cfg1_t reg;
  4280. int32_t ret;
  4281. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4282. if (ret == 0) {
  4283. reg.tap_ths_x = val;
  4284. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4285. }
  4286. return ret;
  4287. }
  4288. /**
  4289. * @brief X-axis tap recognition threshold.[get]
  4290. *
  4291. * @param ctx read / write interface definitions
  4292. * @param val change the values of tap_ths_x in reg TAP_CFG1
  4293. *
  4294. */
  4295. int32_t lsm6dso_tap_threshold_x_get(stmdev_ctx_t *ctx, uint8_t *val)
  4296. {
  4297. lsm6dso_tap_cfg1_t reg;
  4298. int32_t ret;
  4299. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4300. *val = reg.tap_ths_x;
  4301. return ret;
  4302. }
  4303. /**
  4304. * @brief Selection of axis priority for TAP detection.[set]
  4305. *
  4306. * @param ctx read / write interface definitions
  4307. * @param val change the values of tap_priority in
  4308. * reg TAP_CFG1
  4309. *
  4310. */
  4311. int32_t lsm6dso_tap_axis_priority_set(stmdev_ctx_t *ctx,
  4312. lsm6dso_tap_priority_t val)
  4313. {
  4314. lsm6dso_tap_cfg1_t reg;
  4315. int32_t ret;
  4316. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4317. if (ret == 0) {
  4318. reg.tap_priority = (uint8_t)val;
  4319. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4320. }
  4321. return ret;
  4322. }
  4323. /**
  4324. * @brief Selection of axis priority for TAP detection.[get]
  4325. *
  4326. * @param ctx read / write interface definitions
  4327. * @param val Get the values of tap_priority in
  4328. * reg TAP_CFG1
  4329. *
  4330. */
  4331. int32_t lsm6dso_tap_axis_priority_get(stmdev_ctx_t *ctx,
  4332. lsm6dso_tap_priority_t *val)
  4333. {
  4334. lsm6dso_tap_cfg1_t reg;
  4335. int32_t ret;
  4336. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG1, (uint8_t*)&reg, 1);
  4337. switch (reg.tap_priority) {
  4338. case LSM6DSO_XYZ:
  4339. *val = LSM6DSO_XYZ;
  4340. break;
  4341. case LSM6DSO_YXZ:
  4342. *val = LSM6DSO_YXZ;
  4343. break;
  4344. case LSM6DSO_XZY:
  4345. *val = LSM6DSO_XZY;
  4346. break;
  4347. case LSM6DSO_ZYX:
  4348. *val = LSM6DSO_ZYX;
  4349. break;
  4350. case LSM6DSO_YZX:
  4351. *val = LSM6DSO_YZX;
  4352. break;
  4353. case LSM6DSO_ZXY:
  4354. *val = LSM6DSO_ZXY;
  4355. break;
  4356. default:
  4357. *val = LSM6DSO_XYZ;
  4358. break;
  4359. }
  4360. return ret;
  4361. }
  4362. /**
  4363. * @brief Y-axis tap recognition threshold.[set]
  4364. *
  4365. * @param ctx read / write interface definitions
  4366. * @param val change the values of tap_ths_y in reg TAP_CFG2
  4367. *
  4368. */
  4369. int32_t lsm6dso_tap_threshold_y_set(stmdev_ctx_t *ctx, uint8_t val)
  4370. {
  4371. lsm6dso_tap_cfg2_t reg;
  4372. int32_t ret;
  4373. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4374. if (ret == 0) {
  4375. reg.tap_ths_y = val;
  4376. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4377. }
  4378. return ret;
  4379. }
  4380. /**
  4381. * @brief Y-axis tap recognition threshold.[get]
  4382. *
  4383. * @param ctx read / write interface definitions
  4384. * @param val change the values of tap_ths_y in reg TAP_CFG2
  4385. *
  4386. */
  4387. int32_t lsm6dso_tap_threshold_y_get(stmdev_ctx_t *ctx, uint8_t *val)
  4388. {
  4389. lsm6dso_tap_cfg2_t reg;
  4390. int32_t ret;
  4391. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_CFG2, (uint8_t*)&reg, 1);
  4392. *val = reg.tap_ths_y;
  4393. return ret;
  4394. }
  4395. /**
  4396. * @brief Z-axis recognition threshold.[set]
  4397. *
  4398. * @param ctx read / write interface definitions
  4399. * @param val change the values of tap_ths_z in reg TAP_THS_6D
  4400. *
  4401. */
  4402. int32_t lsm6dso_tap_threshold_z_set(stmdev_ctx_t *ctx, uint8_t val)
  4403. {
  4404. lsm6dso_tap_ths_6d_t reg;
  4405. int32_t ret;
  4406. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4407. if (ret == 0) {
  4408. reg.tap_ths_z = val;
  4409. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4410. }
  4411. return ret;
  4412. }
  4413. /**
  4414. * @brief Z-axis recognition threshold.[get]
  4415. *
  4416. * @param ctx read / write interface definitions
  4417. * @param val change the values of tap_ths_z in reg TAP_THS_6D
  4418. *
  4419. */
  4420. int32_t lsm6dso_tap_threshold_z_get(stmdev_ctx_t *ctx, uint8_t *val)
  4421. {
  4422. lsm6dso_tap_ths_6d_t reg;
  4423. int32_t ret;
  4424. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4425. *val = reg.tap_ths_z;
  4426. return ret;
  4427. }
  4428. /**
  4429. * @brief Maximum duration is the maximum time of an
  4430. * over threshold signal detection to be recognized
  4431. * as a tap event. The default value of these bits
  4432. * is 00b which corresponds to 4*ODR_XL time.
  4433. * If the SHOCK[1:0] bits are set to a different
  4434. * value, 1LSB corresponds to 8*ODR_XL time.[set]
  4435. *
  4436. * @param ctx read / write interface definitions
  4437. * @param val change the values of shock in reg INT_DUR2
  4438. *
  4439. */
  4440. int32_t lsm6dso_tap_shock_set(stmdev_ctx_t *ctx, uint8_t val)
  4441. {
  4442. lsm6dso_int_dur2_t reg;
  4443. int32_t ret;
  4444. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4445. if (ret == 0) {
  4446. reg.shock = val;
  4447. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4448. }
  4449. return ret;
  4450. }
  4451. /**
  4452. * @brief Maximum duration is the maximum time of an
  4453. * over threshold signal detection to be recognized
  4454. * as a tap event. The default value of these bits
  4455. * is 00b which corresponds to 4*ODR_XL time.
  4456. * If the SHOCK[1:0] bits are set to a different
  4457. * value, 1LSB corresponds to 8*ODR_XL time.[get]
  4458. *
  4459. * @param ctx read / write interface definitions
  4460. * @param val change the values of shock in reg INT_DUR2
  4461. *
  4462. */
  4463. int32_t lsm6dso_tap_shock_get(stmdev_ctx_t *ctx, uint8_t *val)
  4464. {
  4465. lsm6dso_int_dur2_t reg;
  4466. int32_t ret;
  4467. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4468. *val = reg.shock;
  4469. return ret;
  4470. }
  4471. /**
  4472. * @brief Quiet time is the time after the first detected
  4473. * tap in which there must not be any over threshold
  4474. * event.
  4475. * The default value of these bits is 00b which
  4476. * corresponds to 2*ODR_XL time. If the QUIET[1:0]
  4477. * bits are set to a different value,
  4478. * 1LSB corresponds to 4*ODR_XL time.[set]
  4479. *
  4480. * @param ctx read / write interface definitions
  4481. * @param val change the values of quiet in reg INT_DUR2
  4482. *
  4483. */
  4484. int32_t lsm6dso_tap_quiet_set(stmdev_ctx_t *ctx, uint8_t val)
  4485. {
  4486. lsm6dso_int_dur2_t reg;
  4487. int32_t ret;
  4488. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4489. if (ret == 0) {
  4490. reg.quiet = val;
  4491. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4492. }
  4493. return ret;
  4494. }
  4495. /**
  4496. * @brief Quiet time is the time after the first detected
  4497. * tap in which there must not be any over threshold
  4498. * event.
  4499. * The default value of these bits is 00b which
  4500. * corresponds to 2*ODR_XL time.
  4501. * If the QUIET[1:0] bits are set to a different
  4502. * value, 1LSB corresponds to 4*ODR_XL time.[get]
  4503. *
  4504. * @param ctx read / write interface definitions
  4505. * @param val change the values of quiet in reg INT_DUR2
  4506. *
  4507. */
  4508. int32_t lsm6dso_tap_quiet_get(stmdev_ctx_t *ctx, uint8_t *val)
  4509. {
  4510. lsm6dso_int_dur2_t reg;
  4511. int32_t ret;
  4512. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4513. *val = reg.quiet;
  4514. return ret;
  4515. }
  4516. /**
  4517. * @brief When double tap recognition is enabled,
  4518. * this register expresses the maximum time
  4519. * between two consecutive detected taps to
  4520. * determine a double tap event.
  4521. * The default value of these bits is 0000b which
  4522. * corresponds to 16*ODR_XL time.
  4523. * If the DUR[3:0] bits are set to a different value,
  4524. * 1LSB corresponds to 32*ODR_XL time.[set]
  4525. *
  4526. * @param ctx read / write interface definitions
  4527. * @param val change the values of dur in reg INT_DUR2
  4528. *
  4529. */
  4530. int32_t lsm6dso_tap_dur_set(stmdev_ctx_t *ctx, uint8_t val)
  4531. {
  4532. lsm6dso_int_dur2_t reg;
  4533. int32_t ret;
  4534. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4535. if (ret == 0) {
  4536. reg.dur = val;
  4537. ret = lsm6dso_write_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4538. }
  4539. return ret;
  4540. }
  4541. /**
  4542. * @brief When double tap recognition is enabled,
  4543. * this register expresses the maximum time
  4544. * between two consecutive detected taps to
  4545. * determine a double tap event.
  4546. * The default value of these bits is 0000b which
  4547. * corresponds to 16*ODR_XL time. If the DUR[3:0]
  4548. * bits are set to a different value,
  4549. * 1LSB corresponds to 32*ODR_XL time.[get]
  4550. *
  4551. * @param ctx read / write interface definitions
  4552. * @param val change the values of dur in reg INT_DUR2
  4553. *
  4554. */
  4555. int32_t lsm6dso_tap_dur_get(stmdev_ctx_t *ctx, uint8_t *val)
  4556. {
  4557. lsm6dso_int_dur2_t reg;
  4558. int32_t ret;
  4559. ret = lsm6dso_read_reg(ctx, LSM6DSO_INT_DUR2, (uint8_t*)&reg, 1);
  4560. *val = reg.dur;
  4561. return ret;
  4562. }
  4563. /**
  4564. * @brief Single/double-tap event enable.[set]
  4565. *
  4566. * @param ctx read / write interface definitions
  4567. * @param val change the values of single_double_tap in reg WAKE_UP_THS
  4568. *
  4569. */
  4570. int32_t lsm6dso_tap_mode_set(stmdev_ctx_t *ctx,
  4571. lsm6dso_single_double_tap_t val)
  4572. {
  4573. lsm6dso_wake_up_ths_t reg;
  4574. int32_t ret;
  4575. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  4576. if (ret == 0) {
  4577. reg.single_double_tap = (uint8_t)val;
  4578. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  4579. }
  4580. return ret;
  4581. }
  4582. /**
  4583. * @brief Single/double-tap event enable.[get]
  4584. *
  4585. * @param ctx read / write interface definitions
  4586. * @param val Get the values of single_double_tap in reg WAKE_UP_THS
  4587. *
  4588. */
  4589. int32_t lsm6dso_tap_mode_get(stmdev_ctx_t *ctx,
  4590. lsm6dso_single_double_tap_t *val)
  4591. {
  4592. lsm6dso_wake_up_ths_t reg;
  4593. int32_t ret;
  4594. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_THS, (uint8_t*)&reg, 1);
  4595. switch (reg.single_double_tap) {
  4596. case LSM6DSO_ONLY_SINGLE:
  4597. *val = LSM6DSO_ONLY_SINGLE;
  4598. break;
  4599. case LSM6DSO_BOTH_SINGLE_DOUBLE:
  4600. *val = LSM6DSO_BOTH_SINGLE_DOUBLE;
  4601. break;
  4602. default:
  4603. *val = LSM6DSO_ONLY_SINGLE;
  4604. break;
  4605. }
  4606. return ret;
  4607. }
  4608. /**
  4609. * @}
  4610. *
  4611. */
  4612. /**
  4613. * @defgroup LSM6DSO_ Six_position_detection(6D/4D)
  4614. * @brief This section groups all the functions concerning six position
  4615. * detection (6D).
  4616. * @{
  4617. *
  4618. */
  4619. /**
  4620. * @brief Threshold for 4D/6D function.[set]
  4621. *
  4622. * @param ctx read / write interface definitions
  4623. * @param val change the values of sixd_ths in reg TAP_THS_6D
  4624. *
  4625. */
  4626. int32_t lsm6dso_6d_threshold_set(stmdev_ctx_t *ctx, lsm6dso_sixd_ths_t val)
  4627. {
  4628. lsm6dso_tap_ths_6d_t reg;
  4629. int32_t ret;
  4630. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4631. if (ret == 0) {
  4632. reg.sixd_ths = (uint8_t)val;
  4633. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4634. }
  4635. return ret;
  4636. }
  4637. /**
  4638. * @brief Threshold for 4D/6D function.[get]
  4639. *
  4640. * @param ctx read / write interface definitions
  4641. * @param val Get the values of sixd_ths in reg TAP_THS_6D
  4642. *
  4643. */
  4644. int32_t lsm6dso_6d_threshold_get(stmdev_ctx_t *ctx, lsm6dso_sixd_ths_t *val)
  4645. {
  4646. lsm6dso_tap_ths_6d_t reg;
  4647. int32_t ret;
  4648. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4649. switch (reg.sixd_ths) {
  4650. case LSM6DSO_DEG_80:
  4651. *val = LSM6DSO_DEG_80;
  4652. break;
  4653. case LSM6DSO_DEG_70:
  4654. *val = LSM6DSO_DEG_70;
  4655. break;
  4656. case LSM6DSO_DEG_60:
  4657. *val = LSM6DSO_DEG_60;
  4658. break;
  4659. case LSM6DSO_DEG_50:
  4660. *val = LSM6DSO_DEG_50;
  4661. break;
  4662. default:
  4663. *val = LSM6DSO_DEG_80;
  4664. break;
  4665. }
  4666. return ret;
  4667. }
  4668. /**
  4669. * @brief 4D orientation detection enable.[set]
  4670. *
  4671. * @param ctx read / write interface definitions
  4672. * @param val change the values of d4d_en in reg TAP_THS_6D
  4673. *
  4674. */
  4675. int32_t lsm6dso_4d_mode_set(stmdev_ctx_t *ctx, uint8_t val)
  4676. {
  4677. lsm6dso_tap_ths_6d_t reg;
  4678. int32_t ret;
  4679. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4680. if (ret == 0) {
  4681. reg.d4d_en = val;
  4682. ret = lsm6dso_write_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4683. }
  4684. return ret;
  4685. }
  4686. /**
  4687. * @brief 4D orientation detection enable.[get]
  4688. *
  4689. * @param ctx read / write interface definitions
  4690. * @param val change the values of d4d_en in reg TAP_THS_6D
  4691. *
  4692. */
  4693. int32_t lsm6dso_4d_mode_get(stmdev_ctx_t *ctx, uint8_t *val)
  4694. {
  4695. lsm6dso_tap_ths_6d_t reg;
  4696. int32_t ret;
  4697. ret = lsm6dso_read_reg(ctx, LSM6DSO_TAP_THS_6D, (uint8_t*)&reg, 1);
  4698. *val = reg.d4d_en;
  4699. return ret;
  4700. }
  4701. /**
  4702. * @}
  4703. *
  4704. */
  4705. /**
  4706. * @defgroup LSM6DSO_free_fall
  4707. * @brief This section group all the functions concerning the free
  4708. * fall detection.
  4709. * @{
  4710. *
  4711. */
  4712. /**
  4713. * @brief Free fall threshold setting.[set]
  4714. *
  4715. * @param ctx read / write interface definitions
  4716. * @param val change the values of ff_ths in reg FREE_FALL
  4717. *
  4718. */
  4719. int32_t lsm6dso_ff_threshold_set(stmdev_ctx_t *ctx, lsm6dso_ff_ths_t val)
  4720. {
  4721. lsm6dso_free_fall_t reg;
  4722. int32_t ret;
  4723. ret = lsm6dso_read_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&reg, 1);
  4724. if (ret == 0) {
  4725. reg.ff_ths = (uint8_t)val;
  4726. ret = lsm6dso_write_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&reg, 1);
  4727. }
  4728. return ret;
  4729. }
  4730. /**
  4731. * @brief Free fall threshold setting.[get]
  4732. *
  4733. * @param ctx read / write interface definitions
  4734. * @param val Get the values of ff_ths in reg FREE_FALL
  4735. *
  4736. */
  4737. int32_t lsm6dso_ff_threshold_get(stmdev_ctx_t *ctx, lsm6dso_ff_ths_t *val)
  4738. {
  4739. lsm6dso_free_fall_t reg;
  4740. int32_t ret;
  4741. ret = lsm6dso_read_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&reg, 1);
  4742. switch (reg.ff_ths) {
  4743. case LSM6DSO_FF_TSH_156mg:
  4744. *val = LSM6DSO_FF_TSH_156mg;
  4745. break;
  4746. case LSM6DSO_FF_TSH_219mg:
  4747. *val = LSM6DSO_FF_TSH_219mg;
  4748. break;
  4749. case LSM6DSO_FF_TSH_250mg:
  4750. *val = LSM6DSO_FF_TSH_250mg;
  4751. break;
  4752. case LSM6DSO_FF_TSH_312mg:
  4753. *val = LSM6DSO_FF_TSH_312mg;
  4754. break;
  4755. case LSM6DSO_FF_TSH_344mg:
  4756. *val = LSM6DSO_FF_TSH_344mg;
  4757. break;
  4758. case LSM6DSO_FF_TSH_406mg:
  4759. *val = LSM6DSO_FF_TSH_406mg;
  4760. break;
  4761. case LSM6DSO_FF_TSH_469mg:
  4762. *val = LSM6DSO_FF_TSH_469mg;
  4763. break;
  4764. case LSM6DSO_FF_TSH_500mg:
  4765. *val = LSM6DSO_FF_TSH_500mg;
  4766. break;
  4767. default:
  4768. *val = LSM6DSO_FF_TSH_156mg;
  4769. break;
  4770. }
  4771. return ret;
  4772. }
  4773. /**
  4774. * @brief Free-fall duration event.[set]
  4775. * 1LSb = 1 / ODR
  4776. *
  4777. * @param ctx read / write interface definitions
  4778. * @param val change the values of ff_dur in reg FREE_FALL
  4779. *
  4780. */
  4781. int32_t lsm6dso_ff_dur_set(stmdev_ctx_t *ctx, uint8_t val)
  4782. {
  4783. lsm6dso_wake_up_dur_t wake_up_dur;
  4784. lsm6dso_free_fall_t free_fall;
  4785. int32_t ret;
  4786. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&wake_up_dur, 1);
  4787. if (ret == 0) {
  4788. ret = lsm6dso_read_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&free_fall, 1);
  4789. }
  4790. if (ret == 0) {
  4791. wake_up_dur.ff_dur = ((uint8_t)val & 0x20U) >> 5;
  4792. free_fall.ff_dur = (uint8_t)val & 0x1FU;
  4793. ret = lsm6dso_write_reg(ctx, LSM6DSO_WAKE_UP_DUR,
  4794. (uint8_t*)&wake_up_dur, 1);
  4795. }
  4796. if (ret == 0) {
  4797. ret = lsm6dso_write_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&free_fall, 1);
  4798. }
  4799. return ret;
  4800. }
  4801. /**
  4802. * @brief Free-fall duration event.[get]
  4803. * 1LSb = 1 / ODR
  4804. *
  4805. * @param ctx read / write interface definitions
  4806. * @param val change the values of ff_dur in reg FREE_FALL
  4807. *
  4808. */
  4809. int32_t lsm6dso_ff_dur_get(stmdev_ctx_t *ctx, uint8_t *val)
  4810. {
  4811. lsm6dso_wake_up_dur_t wake_up_dur;
  4812. lsm6dso_free_fall_t free_fall;
  4813. int32_t ret;
  4814. ret = lsm6dso_read_reg(ctx, LSM6DSO_WAKE_UP_DUR, (uint8_t*)&wake_up_dur, 1);
  4815. if (ret == 0) {
  4816. ret = lsm6dso_read_reg(ctx, LSM6DSO_FREE_FALL, (uint8_t*)&free_fall, 1);
  4817. *val = (wake_up_dur.ff_dur << 5) + free_fall.ff_dur;
  4818. }
  4819. return ret;
  4820. }
  4821. /**
  4822. * @}
  4823. *
  4824. */
  4825. /**
  4826. * @defgroup LSM6DSO_fifo
  4827. * @brief This section group all the functions concerning the fifo usage
  4828. * @{
  4829. *
  4830. */
  4831. /**
  4832. * @brief FIFO watermark level selection.[set]
  4833. *
  4834. * @param ctx read / write interface definitions
  4835. * @param val change the values of wtm in reg FIFO_CTRL1
  4836. *
  4837. */
  4838. int32_t lsm6dso_fifo_watermark_set(stmdev_ctx_t *ctx, uint16_t val)
  4839. {
  4840. lsm6dso_fifo_ctrl1_t fifo_ctrl1;
  4841. lsm6dso_fifo_ctrl2_t fifo_ctrl2;
  4842. int32_t ret;
  4843. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&fifo_ctrl2, 1);
  4844. if (ret == 0) {
  4845. fifo_ctrl1.wtm = 0x00FFU & (uint8_t)val;
  4846. fifo_ctrl2.wtm = (uint8_t)(( 0x0100U & val ) >> 8);
  4847. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL1, (uint8_t*)&fifo_ctrl1, 1);
  4848. }
  4849. if (ret == 0) {
  4850. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&fifo_ctrl2, 1);
  4851. }
  4852. return ret;
  4853. }
  4854. /**
  4855. * @brief FIFO watermark level selection.[get]
  4856. *
  4857. * @param ctx read / write interface definitions
  4858. * @param val change the values of wtm in reg FIFO_CTRL1
  4859. *
  4860. */
  4861. int32_t lsm6dso_fifo_watermark_get(stmdev_ctx_t *ctx, uint16_t *val)
  4862. {
  4863. lsm6dso_fifo_ctrl1_t fifo_ctrl1;
  4864. lsm6dso_fifo_ctrl2_t fifo_ctrl2;
  4865. int32_t ret;
  4866. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL1, (uint8_t*)&fifo_ctrl1, 1);
  4867. if (ret == 0) {
  4868. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&fifo_ctrl2, 1);
  4869. *val = ((uint16_t)fifo_ctrl2.wtm << 8) + (uint16_t)fifo_ctrl1.wtm;
  4870. }
  4871. return ret;
  4872. }
  4873. /**
  4874. * @brief FIFO compression feature initialization request [set].
  4875. *
  4876. * @param ctx read / write interface definitions
  4877. * @param val change the values of FIFO_COMPR_INIT in
  4878. * reg EMB_FUNC_INIT_B
  4879. *
  4880. */
  4881. int32_t lsm6dso_compression_algo_init_set(stmdev_ctx_t *ctx, uint8_t val)
  4882. {
  4883. lsm6dso_emb_func_init_b_t reg;
  4884. int32_t ret;
  4885. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  4886. if (ret == 0) {
  4887. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  4888. }
  4889. if (ret == 0) {
  4890. reg.fifo_compr_init = val;
  4891. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  4892. }
  4893. if (ret == 0) {
  4894. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  4895. }
  4896. return ret;
  4897. }
  4898. /**
  4899. * @brief FIFO compression feature initialization request [get].
  4900. *
  4901. * @param ctx read / write interface definitions
  4902. * @param val change the values of FIFO_COMPR_INIT in
  4903. * reg EMB_FUNC_INIT_B
  4904. *
  4905. */
  4906. int32_t lsm6dso_compression_algo_init_get(stmdev_ctx_t *ctx, uint8_t *val)
  4907. {
  4908. lsm6dso_emb_func_init_b_t reg;
  4909. int32_t ret;
  4910. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  4911. if (ret == 0) {
  4912. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  4913. }
  4914. if (ret == 0) {
  4915. *val = reg.fifo_compr_init;
  4916. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  4917. }
  4918. return ret;
  4919. }
  4920. /**
  4921. * @brief Enable and configure compression algo.[set]
  4922. *
  4923. * @param ctx read / write interface definitions
  4924. * @param val change the values of uncoptr_rate in
  4925. * reg FIFO_CTRL2
  4926. *
  4927. */
  4928. int32_t lsm6dso_compression_algo_set(stmdev_ctx_t *ctx,
  4929. lsm6dso_uncoptr_rate_t val)
  4930. {
  4931. lsm6dso_emb_func_en_b_t emb_func_en_b;
  4932. lsm6dso_fifo_ctrl2_t fifo_ctrl2;
  4933. int32_t ret;
  4934. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  4935. if (ret == 0) {
  4936. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B,
  4937. (uint8_t*)&emb_func_en_b, 1);
  4938. }
  4939. if (ret == 0) {
  4940. emb_func_en_b.fifo_compr_en = ((uint8_t)val & 0x04U) >> 2;
  4941. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_B,
  4942. (uint8_t*)&emb_func_en_b, 1);
  4943. }
  4944. if (ret == 0) {
  4945. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  4946. }
  4947. if (ret == 0) {
  4948. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2,
  4949. (uint8_t*)&fifo_ctrl2, 1);
  4950. }
  4951. if (ret == 0) {
  4952. fifo_ctrl2.fifo_compr_rt_en = ((uint8_t)val & 0x04U) >> 2;
  4953. fifo_ctrl2.uncoptr_rate = (uint8_t)val & 0x03U;
  4954. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL2,
  4955. (uint8_t*)&fifo_ctrl2, 1);
  4956. }
  4957. return ret;
  4958. }
  4959. /**
  4960. * @brief Enable and configure compression algo.[get]
  4961. *
  4962. * @param ctx read / write interface definitions
  4963. * @param val Get the values of uncoptr_rate in
  4964. * reg FIFO_CTRL2
  4965. *
  4966. */
  4967. int32_t lsm6dso_compression_algo_get(stmdev_ctx_t *ctx,
  4968. lsm6dso_uncoptr_rate_t *val)
  4969. {
  4970. lsm6dso_fifo_ctrl2_t reg;
  4971. int32_t ret;
  4972. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  4973. switch ((reg.fifo_compr_rt_en<<2) | reg.uncoptr_rate) {
  4974. case LSM6DSO_CMP_DISABLE:
  4975. *val = LSM6DSO_CMP_DISABLE;
  4976. break;
  4977. case LSM6DSO_CMP_ALWAYS:
  4978. *val = LSM6DSO_CMP_ALWAYS;
  4979. break;
  4980. case LSM6DSO_CMP_8_TO_1:
  4981. *val = LSM6DSO_CMP_8_TO_1;
  4982. break;
  4983. case LSM6DSO_CMP_16_TO_1:
  4984. *val = LSM6DSO_CMP_16_TO_1;
  4985. break;
  4986. case LSM6DSO_CMP_32_TO_1:
  4987. *val = LSM6DSO_CMP_32_TO_1;
  4988. break;
  4989. default:
  4990. *val = LSM6DSO_CMP_DISABLE;
  4991. break;
  4992. }
  4993. return ret;
  4994. }
  4995. /**
  4996. * @brief Enables ODR CHANGE virtual sensor to be batched in FIFO.[set]
  4997. *
  4998. * @param ctx read / write interface definitions
  4999. * @param val change the values of odrchg_en in reg FIFO_CTRL2
  5000. *
  5001. */
  5002. int32_t lsm6dso_fifo_virtual_sens_odr_chg_set(stmdev_ctx_t *ctx,
  5003. uint8_t val)
  5004. {
  5005. lsm6dso_fifo_ctrl2_t reg;
  5006. int32_t ret;
  5007. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5008. if (ret == 0) {
  5009. reg.odrchg_en = val;
  5010. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5011. }
  5012. return ret;
  5013. }
  5014. /**
  5015. * @brief Enables ODR CHANGE virtual sensor to be batched in FIFO.[get]
  5016. *
  5017. * @param ctx read / write interface definitions
  5018. * @param val change the values of odrchg_en in reg FIFO_CTRL2
  5019. *
  5020. */
  5021. int32_t lsm6dso_fifo_virtual_sens_odr_chg_get(stmdev_ctx_t *ctx,
  5022. uint8_t *val)
  5023. {
  5024. lsm6dso_fifo_ctrl2_t reg;
  5025. int32_t ret;
  5026. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5027. *val = reg.odrchg_en;
  5028. return ret;
  5029. }
  5030. /**
  5031. * @brief Enables/Disables compression algorithm runtime.[set]
  5032. *
  5033. * @param ctx read / write interface definitions
  5034. * @param val change the values of fifo_compr_rt_en in
  5035. * reg FIFO_CTRL2
  5036. *
  5037. */
  5038. int32_t lsm6dso_compression_algo_real_time_set(stmdev_ctx_t *ctx,
  5039. uint8_t val)
  5040. {
  5041. lsm6dso_fifo_ctrl2_t reg;
  5042. int32_t ret;
  5043. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5044. if (ret == 0) {
  5045. reg.fifo_compr_rt_en = val;
  5046. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5047. }
  5048. return ret;
  5049. }
  5050. /**
  5051. * @brief Enables/Disables compression algorithm runtime. [get]
  5052. *
  5053. * @param ctx read / write interface definitions
  5054. * @param val change the values of fifo_compr_rt_en in reg FIFO_CTRL2
  5055. *
  5056. */
  5057. int32_t lsm6dso_compression_algo_real_time_get(stmdev_ctx_t *ctx,
  5058. uint8_t *val)
  5059. {
  5060. lsm6dso_fifo_ctrl2_t reg;
  5061. int32_t ret;
  5062. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5063. *val = reg.fifo_compr_rt_en;
  5064. return ret;
  5065. }
  5066. /**
  5067. * @brief Sensing chain FIFO stop values memorization at
  5068. * threshold level.[set]
  5069. *
  5070. * @param ctx read / write interface definitions
  5071. * @param val change the values of stop_on_wtm in reg FIFO_CTRL2
  5072. *
  5073. */
  5074. int32_t lsm6dso_fifo_stop_on_wtm_set(stmdev_ctx_t *ctx, uint8_t val)
  5075. {
  5076. lsm6dso_fifo_ctrl2_t reg;
  5077. int32_t ret;
  5078. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5079. if (ret == 0) {
  5080. reg.stop_on_wtm = val;
  5081. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5082. }
  5083. return ret;
  5084. }
  5085. /**
  5086. * @brief Sensing chain FIFO stop values memorization at
  5087. * threshold level.[get]
  5088. *
  5089. * @param ctx read / write interface definitions
  5090. * @param val change the values of stop_on_wtm in reg FIFO_CTRL2
  5091. *
  5092. */
  5093. int32_t lsm6dso_fifo_stop_on_wtm_get(stmdev_ctx_t *ctx, uint8_t *val)
  5094. {
  5095. lsm6dso_fifo_ctrl2_t reg;
  5096. int32_t ret;
  5097. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL2, (uint8_t*)&reg, 1);
  5098. *val = reg.stop_on_wtm;
  5099. return ret;
  5100. }
  5101. /**
  5102. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5103. * for accelerometer data.[set]
  5104. *
  5105. * @param ctx read / write interface definitions
  5106. * @param val change the values of bdr_xl in reg FIFO_CTRL3
  5107. *
  5108. */
  5109. int32_t lsm6dso_fifo_xl_batch_set(stmdev_ctx_t *ctx, lsm6dso_bdr_xl_t val)
  5110. {
  5111. lsm6dso_fifo_ctrl3_t reg;
  5112. int32_t ret;
  5113. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5114. if (ret == 0) {
  5115. reg.bdr_xl = (uint8_t)val;
  5116. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5117. }
  5118. return ret;
  5119. }
  5120. /**
  5121. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5122. * for accelerometer data.[get]
  5123. *
  5124. * @param ctx read / write interface definitions
  5125. * @param val Get the values of bdr_xl in reg FIFO_CTRL3
  5126. *
  5127. */
  5128. int32_t lsm6dso_fifo_xl_batch_get(stmdev_ctx_t *ctx, lsm6dso_bdr_xl_t *val)
  5129. {
  5130. lsm6dso_fifo_ctrl3_t reg;
  5131. int32_t ret;
  5132. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5133. switch (reg.bdr_xl) {
  5134. case LSM6DSO_XL_NOT_BATCHED:
  5135. *val = LSM6DSO_XL_NOT_BATCHED;
  5136. break;
  5137. case LSM6DSO_XL_BATCHED_AT_12Hz5:
  5138. *val = LSM6DSO_XL_BATCHED_AT_12Hz5;
  5139. break;
  5140. case LSM6DSO_XL_BATCHED_AT_26Hz:
  5141. *val = LSM6DSO_XL_BATCHED_AT_26Hz;
  5142. break;
  5143. case LSM6DSO_XL_BATCHED_AT_52Hz:
  5144. *val = LSM6DSO_XL_BATCHED_AT_52Hz;
  5145. break;
  5146. case LSM6DSO_XL_BATCHED_AT_104Hz:
  5147. *val = LSM6DSO_XL_BATCHED_AT_104Hz;
  5148. break;
  5149. case LSM6DSO_XL_BATCHED_AT_208Hz:
  5150. *val = LSM6DSO_XL_BATCHED_AT_208Hz;
  5151. break;
  5152. case LSM6DSO_XL_BATCHED_AT_417Hz:
  5153. *val = LSM6DSO_XL_BATCHED_AT_417Hz;
  5154. break;
  5155. case LSM6DSO_XL_BATCHED_AT_833Hz:
  5156. *val = LSM6DSO_XL_BATCHED_AT_833Hz;
  5157. break;
  5158. case LSM6DSO_XL_BATCHED_AT_1667Hz:
  5159. *val = LSM6DSO_XL_BATCHED_AT_1667Hz;
  5160. break;
  5161. case LSM6DSO_XL_BATCHED_AT_3333Hz:
  5162. *val = LSM6DSO_XL_BATCHED_AT_3333Hz;
  5163. break;
  5164. case LSM6DSO_XL_BATCHED_AT_6667Hz:
  5165. *val = LSM6DSO_XL_BATCHED_AT_6667Hz;
  5166. break;
  5167. case LSM6DSO_XL_BATCHED_AT_6Hz5:
  5168. *val = LSM6DSO_XL_BATCHED_AT_6Hz5;
  5169. break;
  5170. default:
  5171. *val = LSM6DSO_XL_NOT_BATCHED;
  5172. break;
  5173. }
  5174. return ret;
  5175. }
  5176. /**
  5177. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5178. * for gyroscope data.[set]
  5179. *
  5180. * @param ctx read / write interface definitions
  5181. * @param val change the values of bdr_gy in reg FIFO_CTRL3
  5182. *
  5183. */
  5184. int32_t lsm6dso_fifo_gy_batch_set(stmdev_ctx_t *ctx, lsm6dso_bdr_gy_t val)
  5185. {
  5186. lsm6dso_fifo_ctrl3_t reg;
  5187. int32_t ret;
  5188. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5189. if (ret == 0) {
  5190. reg.bdr_gy = (uint8_t)val;
  5191. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5192. }
  5193. return ret;
  5194. }
  5195. /**
  5196. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5197. * for gyroscope data.[get]
  5198. *
  5199. * @param ctx read / write interface definitions
  5200. * @param val Get the values of bdr_gy in reg FIFO_CTRL3
  5201. *
  5202. */
  5203. int32_t lsm6dso_fifo_gy_batch_get(stmdev_ctx_t *ctx, lsm6dso_bdr_gy_t *val)
  5204. {
  5205. lsm6dso_fifo_ctrl3_t reg;
  5206. int32_t ret;
  5207. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL3, (uint8_t*)&reg, 1);
  5208. switch (reg.bdr_gy) {
  5209. case LSM6DSO_GY_NOT_BATCHED:
  5210. *val = LSM6DSO_GY_NOT_BATCHED;
  5211. break;
  5212. case LSM6DSO_GY_BATCHED_AT_12Hz5:
  5213. *val = LSM6DSO_GY_BATCHED_AT_12Hz5;
  5214. break;
  5215. case LSM6DSO_GY_BATCHED_AT_26Hz:
  5216. *val = LSM6DSO_GY_BATCHED_AT_26Hz;
  5217. break;
  5218. case LSM6DSO_GY_BATCHED_AT_52Hz:
  5219. *val = LSM6DSO_GY_BATCHED_AT_52Hz;
  5220. break;
  5221. case LSM6DSO_GY_BATCHED_AT_104Hz:
  5222. *val = LSM6DSO_GY_BATCHED_AT_104Hz;
  5223. break;
  5224. case LSM6DSO_GY_BATCHED_AT_208Hz:
  5225. *val = LSM6DSO_GY_BATCHED_AT_208Hz;
  5226. break;
  5227. case LSM6DSO_GY_BATCHED_AT_417Hz:
  5228. *val = LSM6DSO_GY_BATCHED_AT_417Hz;
  5229. break;
  5230. case LSM6DSO_GY_BATCHED_AT_833Hz:
  5231. *val = LSM6DSO_GY_BATCHED_AT_833Hz;
  5232. break;
  5233. case LSM6DSO_GY_BATCHED_AT_1667Hz:
  5234. *val = LSM6DSO_GY_BATCHED_AT_1667Hz;
  5235. break;
  5236. case LSM6DSO_GY_BATCHED_AT_3333Hz:
  5237. *val = LSM6DSO_GY_BATCHED_AT_3333Hz;
  5238. break;
  5239. case LSM6DSO_GY_BATCHED_AT_6667Hz:
  5240. *val = LSM6DSO_GY_BATCHED_AT_6667Hz;
  5241. break;
  5242. case LSM6DSO_GY_BATCHED_AT_6Hz5:
  5243. *val = LSM6DSO_GY_BATCHED_AT_6Hz5;
  5244. break;
  5245. default:
  5246. *val = LSM6DSO_GY_NOT_BATCHED;
  5247. break;
  5248. }
  5249. return ret;
  5250. }
  5251. /**
  5252. * @brief FIFO mode selection.[set]
  5253. *
  5254. * @param ctx read / write interface definitions
  5255. * @param val change the values of fifo_mode in reg FIFO_CTRL4
  5256. *
  5257. */
  5258. int32_t lsm6dso_fifo_mode_set(stmdev_ctx_t *ctx, lsm6dso_fifo_mode_t val)
  5259. {
  5260. lsm6dso_fifo_ctrl4_t reg;
  5261. int32_t ret;
  5262. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5263. if (ret == 0) {
  5264. reg.fifo_mode = (uint8_t)val;
  5265. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5266. }
  5267. return ret;
  5268. }
  5269. /**
  5270. * @brief FIFO mode selection.[get]
  5271. *
  5272. * @param ctx read / write interface definitions
  5273. * @param val Get the values of fifo_mode in reg FIFO_CTRL4
  5274. *
  5275. */
  5276. int32_t lsm6dso_fifo_mode_get(stmdev_ctx_t *ctx, lsm6dso_fifo_mode_t *val)
  5277. {
  5278. lsm6dso_fifo_ctrl4_t reg;
  5279. int32_t ret;
  5280. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5281. switch (reg.fifo_mode) {
  5282. case LSM6DSO_BYPASS_MODE:
  5283. *val = LSM6DSO_BYPASS_MODE;
  5284. break;
  5285. case LSM6DSO_FIFO_MODE:
  5286. *val = LSM6DSO_FIFO_MODE;
  5287. break;
  5288. case LSM6DSO_STREAM_TO_FIFO_MODE:
  5289. *val = LSM6DSO_STREAM_TO_FIFO_MODE;
  5290. break;
  5291. case LSM6DSO_BYPASS_TO_STREAM_MODE:
  5292. *val = LSM6DSO_BYPASS_TO_STREAM_MODE;
  5293. break;
  5294. case LSM6DSO_STREAM_MODE:
  5295. *val = LSM6DSO_STREAM_MODE;
  5296. break;
  5297. case LSM6DSO_BYPASS_TO_FIFO_MODE:
  5298. *val = LSM6DSO_BYPASS_TO_FIFO_MODE;
  5299. break;
  5300. default:
  5301. *val = LSM6DSO_BYPASS_MODE;
  5302. break;
  5303. }
  5304. return ret;
  5305. }
  5306. /**
  5307. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5308. * for temperature data.[set]
  5309. *
  5310. * @param ctx read / write interface definitions
  5311. * @param val change the values of odr_t_batch in reg FIFO_CTRL4
  5312. *
  5313. */
  5314. int32_t lsm6dso_fifo_temp_batch_set(stmdev_ctx_t *ctx,
  5315. lsm6dso_odr_t_batch_t val)
  5316. {
  5317. lsm6dso_fifo_ctrl4_t reg;
  5318. int32_t ret;
  5319. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5320. if (ret == 0) {
  5321. reg.odr_t_batch = (uint8_t)val;
  5322. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5323. }
  5324. return ret;
  5325. }
  5326. /**
  5327. * @brief Selects Batching Data Rate (writing frequency in FIFO)
  5328. * for temperature data.[get]
  5329. *
  5330. * @param ctx read / write interface definitions
  5331. * @param val Get the values of odr_t_batch in reg FIFO_CTRL4
  5332. *
  5333. */
  5334. int32_t lsm6dso_fifo_temp_batch_get(stmdev_ctx_t *ctx,
  5335. lsm6dso_odr_t_batch_t *val)
  5336. {
  5337. lsm6dso_fifo_ctrl4_t reg;
  5338. int32_t ret;
  5339. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5340. switch (reg.odr_t_batch) {
  5341. case LSM6DSO_TEMP_NOT_BATCHED:
  5342. *val = LSM6DSO_TEMP_NOT_BATCHED;
  5343. break;
  5344. case LSM6DSO_TEMP_BATCHED_AT_1Hz6:
  5345. *val = LSM6DSO_TEMP_BATCHED_AT_1Hz6;
  5346. break;
  5347. case LSM6DSO_TEMP_BATCHED_AT_12Hz5:
  5348. *val = LSM6DSO_TEMP_BATCHED_AT_12Hz5;
  5349. break;
  5350. case LSM6DSO_TEMP_BATCHED_AT_52Hz:
  5351. *val = LSM6DSO_TEMP_BATCHED_AT_52Hz;
  5352. break;
  5353. default:
  5354. *val = LSM6DSO_TEMP_NOT_BATCHED;
  5355. break;
  5356. }
  5357. return ret;
  5358. }
  5359. /**
  5360. * @brief Selects decimation for timestamp batching in FIFO.
  5361. * Writing rate will be the maximum rate between XL and
  5362. * GYRO BDR divided by decimation decoder.[set]
  5363. *
  5364. * @param ctx read / write interface definitions
  5365. * @param val change the values of odr_ts_batch in reg FIFO_CTRL4
  5366. *
  5367. */
  5368. int32_t lsm6dso_fifo_timestamp_decimation_set(stmdev_ctx_t *ctx,
  5369. lsm6dso_odr_ts_batch_t val)
  5370. {
  5371. lsm6dso_fifo_ctrl4_t reg;
  5372. int32_t ret;
  5373. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5374. if (ret == 0) {
  5375. reg.odr_ts_batch = (uint8_t)val;
  5376. ret = lsm6dso_write_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5377. }
  5378. return ret;
  5379. }
  5380. /**
  5381. * @brief Selects decimation for timestamp batching in FIFO.
  5382. * Writing rate will be the maximum rate between XL and
  5383. * GYRO BDR divided by decimation decoder.[get]
  5384. *
  5385. * @param ctx read / write interface definitions
  5386. * @param val Get the values of odr_ts_batch in reg FIFO_CTRL4
  5387. *
  5388. */
  5389. int32_t lsm6dso_fifo_timestamp_decimation_get(stmdev_ctx_t *ctx,
  5390. lsm6dso_odr_ts_batch_t *val)
  5391. {
  5392. lsm6dso_fifo_ctrl4_t reg;
  5393. int32_t ret;
  5394. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_CTRL4, (uint8_t*)&reg, 1);
  5395. switch (reg.odr_ts_batch) {
  5396. case LSM6DSO_NO_DECIMATION:
  5397. *val = LSM6DSO_NO_DECIMATION;
  5398. break;
  5399. case LSM6DSO_DEC_1:
  5400. *val = LSM6DSO_DEC_1;
  5401. break;
  5402. case LSM6DSO_DEC_8:
  5403. *val = LSM6DSO_DEC_8;
  5404. break;
  5405. case LSM6DSO_DEC_32:
  5406. *val = LSM6DSO_DEC_32;
  5407. break;
  5408. default:
  5409. *val = LSM6DSO_NO_DECIMATION;
  5410. break;
  5411. }
  5412. return ret;
  5413. }
  5414. /**
  5415. * @brief Selects the trigger for the internal counter of batching events
  5416. * between XL and gyro.[set]
  5417. *
  5418. * @param ctx read / write interface definitions
  5419. * @param val change the values of trig_counter_bdr
  5420. * in reg COUNTER_BDR_REG1
  5421. *
  5422. */
  5423. int32_t lsm6dso_fifo_cnt_event_batch_set(stmdev_ctx_t *ctx,
  5424. lsm6dso_trig_counter_bdr_t val)
  5425. {
  5426. lsm6dso_counter_bdr_reg1_t reg;
  5427. int32_t ret;
  5428. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5429. if (ret == 0) {
  5430. reg.trig_counter_bdr = (uint8_t)val;
  5431. ret = lsm6dso_write_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5432. }
  5433. return ret;
  5434. }
  5435. /**
  5436. * @brief Selects the trigger for the internal counter of batching events
  5437. * between XL and gyro.[get]
  5438. *
  5439. * @param ctx read / write interface definitions
  5440. * @param val Get the values of trig_counter_bdr
  5441. * in reg COUNTER_BDR_REG1
  5442. *
  5443. */
  5444. int32_t lsm6dso_fifo_cnt_event_batch_get(stmdev_ctx_t *ctx,
  5445. lsm6dso_trig_counter_bdr_t *val)
  5446. {
  5447. lsm6dso_counter_bdr_reg1_t reg;
  5448. int32_t ret;
  5449. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5450. switch (reg.trig_counter_bdr) {
  5451. case LSM6DSO_XL_BATCH_EVENT:
  5452. *val = LSM6DSO_XL_BATCH_EVENT;
  5453. break;
  5454. case LSM6DSO_GYRO_BATCH_EVENT:
  5455. *val = LSM6DSO_GYRO_BATCH_EVENT;
  5456. break;
  5457. default:
  5458. *val = LSM6DSO_XL_BATCH_EVENT;
  5459. break;
  5460. }
  5461. return ret;
  5462. }
  5463. /**
  5464. * @brief Resets the internal counter of batching vents for a single sensor.
  5465. * This bit is automatically reset to zero if it was set to ‘1’.[set]
  5466. *
  5467. * @param ctx read / write interface definitions
  5468. * @param val change the values of rst_counter_bdr in
  5469. * reg COUNTER_BDR_REG1
  5470. *
  5471. */
  5472. int32_t lsm6dso_rst_batch_counter_set(stmdev_ctx_t *ctx, uint8_t val)
  5473. {
  5474. lsm6dso_counter_bdr_reg1_t reg;
  5475. int32_t ret;
  5476. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5477. if (ret == 0) {
  5478. reg.rst_counter_bdr = val;
  5479. ret = lsm6dso_write_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5480. }
  5481. return ret;
  5482. }
  5483. /**
  5484. * @brief Resets the internal counter of batching events for a single sensor.
  5485. * This bit is automatically reset to zero if it was set to ‘1’.[get]
  5486. *
  5487. * @param ctx read / write interface definitions
  5488. * @param val change the values of rst_counter_bdr in
  5489. * reg COUNTER_BDR_REG1
  5490. *
  5491. */
  5492. int32_t lsm6dso_rst_batch_counter_get(stmdev_ctx_t *ctx, uint8_t *val)
  5493. {
  5494. lsm6dso_counter_bdr_reg1_t reg;
  5495. int32_t ret;
  5496. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1, (uint8_t*)&reg, 1);
  5497. *val = reg.rst_counter_bdr;
  5498. return ret;
  5499. }
  5500. /**
  5501. * @brief Batch data rate counter.[set]
  5502. *
  5503. * @param ctx read / write interface definitions
  5504. * @param val change the values of cnt_bdr_th in
  5505. * reg COUNTER_BDR_REG2 and COUNTER_BDR_REG1.
  5506. *
  5507. */
  5508. int32_t lsm6dso_batch_counter_threshold_set(stmdev_ctx_t *ctx, uint16_t val)
  5509. {
  5510. lsm6dso_counter_bdr_reg1_t counter_bdr_reg1;
  5511. lsm6dso_counter_bdr_reg2_t counter_bdr_reg2;
  5512. int32_t ret;
  5513. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1,
  5514. (uint8_t*)&counter_bdr_reg1, 1);
  5515. if (ret == 0) {
  5516. counter_bdr_reg2.cnt_bdr_th = 0x00FFU & (uint8_t)val;
  5517. counter_bdr_reg1.cnt_bdr_th = (uint8_t)(0x0700U & val) >> 8;
  5518. ret = lsm6dso_write_reg(ctx, LSM6DSO_COUNTER_BDR_REG1,
  5519. (uint8_t*)&counter_bdr_reg1, 1);
  5520. }
  5521. if (ret == 0) {
  5522. ret = lsm6dso_write_reg(ctx, LSM6DSO_COUNTER_BDR_REG2,
  5523. (uint8_t*)&counter_bdr_reg2, 1);
  5524. }
  5525. return ret;
  5526. }
  5527. /**
  5528. * @brief Batch data rate counter.[get]
  5529. *
  5530. * @param ctx read / write interface definitions
  5531. * @param val change the values of cnt_bdr_th in
  5532. * reg COUNTER_BDR_REG2 and COUNTER_BDR_REG1.
  5533. *
  5534. */
  5535. int32_t lsm6dso_batch_counter_threshold_get(stmdev_ctx_t *ctx, uint16_t *val)
  5536. {
  5537. lsm6dso_counter_bdr_reg1_t counter_bdr_reg1;
  5538. lsm6dso_counter_bdr_reg2_t counter_bdr_reg2;
  5539. int32_t ret;
  5540. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG1,
  5541. (uint8_t*)&counter_bdr_reg1, 1);
  5542. if (ret == 0) {
  5543. ret = lsm6dso_read_reg(ctx, LSM6DSO_COUNTER_BDR_REG2,
  5544. (uint8_t*)&counter_bdr_reg2, 1);
  5545. *val = ((uint16_t)counter_bdr_reg1.cnt_bdr_th << 8)
  5546. + (uint16_t)counter_bdr_reg2.cnt_bdr_th;
  5547. }
  5548. return ret;
  5549. }
  5550. /**
  5551. * @brief Number of unread sensor data(TAG + 6 bytes) stored in FIFO.[get]
  5552. *
  5553. * @param ctx read / write interface definitions
  5554. * @param val change the values of diff_fifo in reg FIFO_STATUS1
  5555. *
  5556. */
  5557. int32_t lsm6dso_fifo_data_level_get(stmdev_ctx_t *ctx, uint16_t *val)
  5558. {
  5559. lsm6dso_fifo_status1_t fifo_status1;
  5560. lsm6dso_fifo_status2_t fifo_status2;
  5561. int32_t ret;
  5562. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS1,
  5563. (uint8_t*)&fifo_status1, 1);
  5564. if (ret == 0) {
  5565. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS2,
  5566. (uint8_t*)&fifo_status2, 1);
  5567. *val = ((uint16_t)fifo_status2.diff_fifo << 8) +
  5568. (uint16_t)fifo_status1.diff_fifo;
  5569. }
  5570. return ret;
  5571. }
  5572. /**
  5573. * @brief FIFO status.[get]
  5574. *
  5575. * @param ctx read / write interface definitions
  5576. * @param val registers FIFO_STATUS2
  5577. *
  5578. */
  5579. int32_t lsm6dso_fifo_status_get(stmdev_ctx_t *ctx,
  5580. lsm6dso_fifo_status2_t *val)
  5581. {
  5582. int32_t ret;
  5583. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS2, (uint8_t*) val, 1);
  5584. return ret;
  5585. }
  5586. /**
  5587. * @brief Smart FIFO full status.[get]
  5588. *
  5589. * @param ctx read / write interface definitions
  5590. * @param val change the values of fifo_full_ia in reg FIFO_STATUS2
  5591. *
  5592. */
  5593. int32_t lsm6dso_fifo_full_flag_get(stmdev_ctx_t *ctx, uint8_t *val)
  5594. {
  5595. lsm6dso_fifo_status2_t reg;
  5596. int32_t ret;
  5597. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS2, (uint8_t*)&reg, 1);
  5598. *val = reg.fifo_full_ia;
  5599. return ret;
  5600. }
  5601. /**
  5602. * @brief FIFO overrun status.[get]
  5603. *
  5604. * @param ctx read / write interface definitions
  5605. * @param val change the values of fifo_over_run_latched in
  5606. * reg FIFO_STATUS2
  5607. *
  5608. */
  5609. int32_t lsm6dso_fifo_ovr_flag_get(stmdev_ctx_t *ctx, uint8_t *val)
  5610. {
  5611. lsm6dso_fifo_status2_t reg;
  5612. int32_t ret;
  5613. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS2, (uint8_t*)&reg, 1);
  5614. *val = reg.fifo_ovr_ia;
  5615. return ret;
  5616. }
  5617. /**
  5618. * @brief FIFO watermark status.[get]
  5619. *
  5620. * @param ctx read / write interface definitions
  5621. * @param val change the values of fifo_wtm_ia in reg FIFO_STATUS2
  5622. *
  5623. */
  5624. int32_t lsm6dso_fifo_wtm_flag_get(stmdev_ctx_t *ctx, uint8_t *val)
  5625. {
  5626. lsm6dso_fifo_status2_t reg;
  5627. int32_t ret;
  5628. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_STATUS2, (uint8_t*)&reg, 1);
  5629. *val = reg.fifo_wtm_ia;
  5630. return ret;
  5631. }
  5632. /**
  5633. * @brief Identifies the sensor in FIFO_DATA_OUT.[get]
  5634. *
  5635. * @param ctx read / write interface definitions
  5636. * @param val change the values of tag_sensor in reg FIFO_DATA_OUT_TAG
  5637. *
  5638. */
  5639. int32_t lsm6dso_fifo_sensor_tag_get(stmdev_ctx_t *ctx,
  5640. lsm6dso_fifo_tag_t *val)
  5641. {
  5642. lsm6dso_fifo_data_out_tag_t reg;
  5643. int32_t ret;
  5644. ret = lsm6dso_read_reg(ctx, LSM6DSO_FIFO_DATA_OUT_TAG, (uint8_t*)&reg, 1);
  5645. switch (reg.tag_sensor) {
  5646. case LSM6DSO_GYRO_NC_TAG:
  5647. *val = LSM6DSO_GYRO_NC_TAG;
  5648. break;
  5649. case LSM6DSO_XL_NC_TAG:
  5650. *val = LSM6DSO_XL_NC_TAG;
  5651. break;
  5652. case LSM6DSO_TEMPERATURE_TAG:
  5653. *val = LSM6DSO_TEMPERATURE_TAG;
  5654. break;
  5655. case LSM6DSO_CFG_CHANGE_TAG:
  5656. *val = LSM6DSO_CFG_CHANGE_TAG;
  5657. break;
  5658. case LSM6DSO_XL_NC_T_2_TAG:
  5659. *val = LSM6DSO_XL_NC_T_2_TAG;
  5660. break;
  5661. case LSM6DSO_XL_NC_T_1_TAG:
  5662. *val = LSM6DSO_XL_NC_T_1_TAG;
  5663. break;
  5664. case LSM6DSO_XL_2XC_TAG:
  5665. *val = LSM6DSO_XL_2XC_TAG;
  5666. break;
  5667. case LSM6DSO_XL_3XC_TAG:
  5668. *val = LSM6DSO_XL_3XC_TAG;
  5669. break;
  5670. case LSM6DSO_GYRO_NC_T_2_TAG:
  5671. *val = LSM6DSO_GYRO_NC_T_2_TAG;
  5672. break;
  5673. case LSM6DSO_GYRO_NC_T_1_TAG:
  5674. *val = LSM6DSO_GYRO_NC_T_1_TAG;
  5675. break;
  5676. case LSM6DSO_GYRO_2XC_TAG:
  5677. *val = LSM6DSO_GYRO_2XC_TAG;
  5678. break;
  5679. case LSM6DSO_GYRO_3XC_TAG:
  5680. *val = LSM6DSO_GYRO_3XC_TAG;
  5681. break;
  5682. case LSM6DSO_SENSORHUB_SLAVE0_TAG:
  5683. *val = LSM6DSO_SENSORHUB_SLAVE0_TAG;
  5684. break;
  5685. case LSM6DSO_SENSORHUB_SLAVE1_TAG:
  5686. *val = LSM6DSO_SENSORHUB_SLAVE1_TAG;
  5687. break;
  5688. case LSM6DSO_SENSORHUB_SLAVE2_TAG:
  5689. *val = LSM6DSO_SENSORHUB_SLAVE2_TAG;
  5690. break;
  5691. case LSM6DSO_SENSORHUB_SLAVE3_TAG:
  5692. *val = LSM6DSO_SENSORHUB_SLAVE3_TAG;
  5693. break;
  5694. case LSM6DSO_STEP_CPUNTER_TAG:
  5695. *val = LSM6DSO_STEP_CPUNTER_TAG;
  5696. break;
  5697. case LSM6DSO_GAME_ROTATION_TAG:
  5698. *val = LSM6DSO_GAME_ROTATION_TAG;
  5699. break;
  5700. case LSM6DSO_GEOMAG_ROTATION_TAG:
  5701. *val = LSM6DSO_GEOMAG_ROTATION_TAG;
  5702. break;
  5703. case LSM6DSO_ROTATION_TAG:
  5704. *val = LSM6DSO_ROTATION_TAG;
  5705. break;
  5706. case LSM6DSO_SENSORHUB_NACK_TAG:
  5707. *val = LSM6DSO_SENSORHUB_NACK_TAG;
  5708. break;
  5709. default:
  5710. *val = LSM6DSO_GYRO_NC_TAG;
  5711. break;
  5712. }
  5713. return ret;
  5714. }
  5715. /**
  5716. * @brief : Enable FIFO batching of pedometer embedded
  5717. * function values.[set]
  5718. *
  5719. * @param ctx read / write interface definitions
  5720. * @param val change the values of gbias_fifo_en in
  5721. * reg LSM6DSO_EMB_FUNC_FIFO_CFG
  5722. *
  5723. */
  5724. int32_t lsm6dso_fifo_pedo_batch_set(stmdev_ctx_t *ctx, uint8_t val)
  5725. {
  5726. lsm6dso_emb_func_fifo_cfg_t reg;
  5727. int32_t ret;
  5728. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  5729. if (ret == 0) {
  5730. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_FIFO_CFG, (uint8_t*)&reg, 1);
  5731. }
  5732. if (ret == 0) {
  5733. reg.pedo_fifo_en = val;
  5734. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_FIFO_CFG,
  5735. (uint8_t*)&reg, 1);
  5736. }
  5737. if (ret == 0) {
  5738. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5739. }
  5740. return ret;
  5741. }
  5742. /**
  5743. * @brief Enable FIFO batching of pedometer embedded function values.[get]
  5744. *
  5745. * @param ctx read / write interface definitions
  5746. * @param val change the values of pedo_fifo_en in
  5747. * reg LSM6DSO_EMB_FUNC_FIFO_CFG
  5748. *
  5749. */
  5750. int32_t lsm6dso_fifo_pedo_batch_get(stmdev_ctx_t *ctx, uint8_t *val)
  5751. {
  5752. lsm6dso_emb_func_fifo_cfg_t reg;
  5753. int32_t ret;
  5754. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  5755. if (ret == 0) {
  5756. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_FIFO_CFG, (uint8_t*)&reg, 1);
  5757. }
  5758. if (ret == 0) {
  5759. *val = reg.pedo_fifo_en;
  5760. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5761. }
  5762. return ret;
  5763. }
  5764. /**
  5765. * @brief Enable FIFO batching data of first slave.[set]
  5766. *
  5767. * @param ctx read / write interface definitions
  5768. * @param val change the values of batch_ext_sens_0_en in
  5769. * reg SLV0_CONFIG
  5770. *
  5771. */
  5772. int32_t lsm6dso_sh_batch_slave_0_set(stmdev_ctx_t *ctx, uint8_t val)
  5773. {
  5774. lsm6dso_slv0_config_t reg;
  5775. int32_t ret;
  5776. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5777. if (ret == 0) {
  5778. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV0_CONFIG, (uint8_t*)&reg, 1);
  5779. }
  5780. if (ret == 0) {
  5781. reg.batch_ext_sens_0_en = val;
  5782. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_CONFIG, (uint8_t*)&reg, 1);
  5783. }
  5784. if (ret == 0) {
  5785. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5786. }
  5787. return ret;
  5788. }
  5789. /**
  5790. * @brief Enable FIFO batching data of first slave.[get]
  5791. *
  5792. * @param ctx read / write interface definitions
  5793. * @param val change the values of batch_ext_sens_0_en in
  5794. * reg SLV0_CONFIG
  5795. *
  5796. */
  5797. int32_t lsm6dso_sh_batch_slave_0_get(stmdev_ctx_t *ctx, uint8_t *val)
  5798. {
  5799. lsm6dso_slv0_config_t reg;
  5800. int32_t ret;
  5801. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5802. if (ret == 0) {
  5803. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV0_CONFIG, (uint8_t*)&reg, 1);
  5804. }
  5805. if (ret == 0) {
  5806. *val = reg.batch_ext_sens_0_en;
  5807. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5808. }
  5809. return ret;
  5810. }
  5811. /**
  5812. * @brief Enable FIFO batching data of second slave.[set]
  5813. *
  5814. * @param ctx read / write interface definitions
  5815. * @param val change the values of batch_ext_sens_1_en in
  5816. * reg SLV1_CONFIG
  5817. *
  5818. */
  5819. int32_t lsm6dso_sh_batch_slave_1_set(stmdev_ctx_t *ctx, uint8_t val)
  5820. {
  5821. lsm6dso_slv1_config_t reg;
  5822. int32_t ret;
  5823. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5824. if (ret == 0) {
  5825. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  5826. }
  5827. if (ret == 0) {
  5828. reg.batch_ext_sens_1_en = val;
  5829. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  5830. }
  5831. if (ret == 0) {
  5832. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5833. }
  5834. return ret;
  5835. }
  5836. /**
  5837. * @brief Enable FIFO batching data of second slave.[get]
  5838. *
  5839. * @param ctx read / write interface definitions
  5840. * @param val change the values of batch_ext_sens_1_en in
  5841. * reg SLV1_CONFIG
  5842. *
  5843. */
  5844. int32_t lsm6dso_sh_batch_slave_1_get(stmdev_ctx_t *ctx, uint8_t *val)
  5845. {
  5846. lsm6dso_slv1_config_t reg;
  5847. int32_t ret;
  5848. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5849. if (ret == 0) {
  5850. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  5851. *val = reg.batch_ext_sens_1_en;
  5852. }
  5853. if (ret == 0) {
  5854. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5855. }
  5856. return ret;
  5857. }
  5858. /**
  5859. * @brief Enable FIFO batching data of third slave.[set]
  5860. *
  5861. * @param ctx read / write interface definitions
  5862. * @param val change the values of batch_ext_sens_2_en in
  5863. * reg SLV2_CONFIG
  5864. *
  5865. */
  5866. int32_t lsm6dso_sh_batch_slave_2_set(stmdev_ctx_t *ctx, uint8_t val)
  5867. {
  5868. lsm6dso_slv2_config_t reg;
  5869. int32_t ret;
  5870. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5871. if (ret == 0) {
  5872. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV2_CONFIG, (uint8_t*)&reg, 1);
  5873. }
  5874. if (ret == 0) {
  5875. reg.batch_ext_sens_2_en = val;
  5876. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV2_CONFIG, (uint8_t*)&reg, 1);
  5877. }
  5878. if (ret == 0) {
  5879. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5880. }
  5881. return ret;
  5882. }
  5883. /**
  5884. * @brief Enable FIFO batching data of third slave.[get]
  5885. *
  5886. * @param ctx read / write interface definitions
  5887. * @param val change the values of batch_ext_sens_2_en in
  5888. * reg SLV2_CONFIG
  5889. *
  5890. */
  5891. int32_t lsm6dso_sh_batch_slave_2_get(stmdev_ctx_t *ctx, uint8_t *val)
  5892. {
  5893. lsm6dso_slv2_config_t reg;
  5894. int32_t ret;
  5895. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5896. if (ret == 0) {
  5897. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV2_CONFIG, (uint8_t*)&reg, 1);
  5898. }
  5899. if (ret == 0) {
  5900. *val = reg.batch_ext_sens_2_en;
  5901. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5902. }
  5903. return ret;
  5904. }
  5905. /**
  5906. * @brief Enable FIFO batching data of fourth slave.[set]
  5907. *
  5908. * @param ctx read / write interface definitions
  5909. * @param val change the values of batch_ext_sens_3_en
  5910. * in reg SLV3_CONFIG
  5911. *
  5912. */
  5913. int32_t lsm6dso_sh_batch_slave_3_set(stmdev_ctx_t *ctx, uint8_t val)
  5914. {
  5915. lsm6dso_slv3_config_t reg;
  5916. int32_t ret;
  5917. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5918. if (ret == 0) {
  5919. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV3_CONFIG, (uint8_t*)&reg, 1);
  5920. }
  5921. if (ret == 0) {
  5922. reg.batch_ext_sens_3_en = val;
  5923. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV3_CONFIG, (uint8_t*)&reg, 1);
  5924. }
  5925. if (ret == 0) {
  5926. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5927. }
  5928. return ret;
  5929. }
  5930. /**
  5931. * @brief Enable FIFO batching data of fourth slave.[get]
  5932. *
  5933. * @param ctx read / write interface definitions
  5934. * @param val change the values of batch_ext_sens_3_en in
  5935. * reg SLV3_CONFIG
  5936. *
  5937. */
  5938. int32_t lsm6dso_sh_batch_slave_3_get(stmdev_ctx_t *ctx, uint8_t *val)
  5939. {
  5940. lsm6dso_slv3_config_t reg;
  5941. int32_t ret;
  5942. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  5943. if (ret == 0) {
  5944. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV3_CONFIG, (uint8_t*)&reg, 1);
  5945. }
  5946. if (ret == 0) {
  5947. *val = reg.batch_ext_sens_3_en;
  5948. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  5949. }
  5950. return ret;
  5951. }
  5952. /**
  5953. * @}
  5954. *
  5955. */
  5956. /**
  5957. * @defgroup LSM6DSO_DEN_functionality
  5958. * @brief This section groups all the functions concerning
  5959. * DEN functionality.
  5960. * @{
  5961. *
  5962. */
  5963. /**
  5964. * @brief DEN functionality marking mode.[set]
  5965. *
  5966. * @param ctx read / write interface definitions
  5967. * @param val change the values of den_mode in reg CTRL6_C
  5968. *
  5969. */
  5970. int32_t lsm6dso_den_mode_set(stmdev_ctx_t *ctx, lsm6dso_den_mode_t val)
  5971. {
  5972. lsm6dso_ctrl6_c_t reg;
  5973. int32_t ret;
  5974. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  5975. if (ret == 0) {
  5976. reg.den_mode = (uint8_t)val;
  5977. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  5978. }
  5979. return ret;
  5980. }
  5981. /**
  5982. * @brief DEN functionality marking mode.[get]
  5983. *
  5984. * @param ctx read / write interface definitions
  5985. * @param val Get the values of den_mode in reg CTRL6_C
  5986. *
  5987. */
  5988. int32_t lsm6dso_den_mode_get(stmdev_ctx_t *ctx, lsm6dso_den_mode_t *val)
  5989. {
  5990. lsm6dso_ctrl6_c_t reg;
  5991. int32_t ret;
  5992. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL6_C, (uint8_t*)&reg, 1);
  5993. switch (reg.den_mode) {
  5994. case LSM6DSO_DEN_DISABLE:
  5995. *val = LSM6DSO_DEN_DISABLE;
  5996. break;
  5997. case LSM6DSO_LEVEL_FIFO:
  5998. *val = LSM6DSO_LEVEL_FIFO;
  5999. break;
  6000. case LSM6DSO_LEVEL_LETCHED:
  6001. *val = LSM6DSO_LEVEL_LETCHED;
  6002. break;
  6003. case LSM6DSO_LEVEL_TRIGGER:
  6004. *val = LSM6DSO_LEVEL_TRIGGER;
  6005. break;
  6006. case LSM6DSO_EDGE_TRIGGER:
  6007. *val = LSM6DSO_EDGE_TRIGGER;
  6008. break;
  6009. default:
  6010. *val = LSM6DSO_DEN_DISABLE;
  6011. break;
  6012. }
  6013. return ret;
  6014. }
  6015. /**
  6016. * @brief DEN active level configuration.[set]
  6017. *
  6018. * @param ctx read / write interface definitions
  6019. * @param val change the values of den_lh in reg CTRL9_XL
  6020. *
  6021. */
  6022. int32_t lsm6dso_den_polarity_set(stmdev_ctx_t *ctx, lsm6dso_den_lh_t val)
  6023. {
  6024. lsm6dso_ctrl9_xl_t reg;
  6025. int32_t ret;
  6026. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6027. if (ret == 0) {
  6028. reg.den_lh = (uint8_t)val;
  6029. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6030. }
  6031. return ret;
  6032. }
  6033. /**
  6034. * @brief DEN active level configuration.[get]
  6035. *
  6036. * @param ctx read / write interface definitions
  6037. * @param val Get the values of den_lh in reg CTRL9_XL
  6038. *
  6039. */
  6040. int32_t lsm6dso_den_polarity_get(stmdev_ctx_t *ctx, lsm6dso_den_lh_t *val)
  6041. {
  6042. lsm6dso_ctrl9_xl_t reg;
  6043. int32_t ret;
  6044. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6045. switch (reg.den_lh) {
  6046. case LSM6DSO_DEN_ACT_LOW:
  6047. *val = LSM6DSO_DEN_ACT_LOW;
  6048. break;
  6049. case LSM6DSO_DEN_ACT_HIGH:
  6050. *val = LSM6DSO_DEN_ACT_HIGH;
  6051. break;
  6052. default:
  6053. *val = LSM6DSO_DEN_ACT_LOW;
  6054. break;
  6055. }
  6056. return ret;
  6057. }
  6058. /**
  6059. * @brief DEN enable.[set]
  6060. *
  6061. * @param ctx read / write interface definitions
  6062. * @param val change the values of den_xl_g in reg CTRL9_XL
  6063. *
  6064. */
  6065. int32_t lsm6dso_den_enable_set(stmdev_ctx_t *ctx, lsm6dso_den_xl_g_t val)
  6066. {
  6067. lsm6dso_ctrl9_xl_t reg;
  6068. int32_t ret;
  6069. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6070. if (ret == 0) {
  6071. reg.den_xl_g = (uint8_t)val;
  6072. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6073. }
  6074. return ret;
  6075. }
  6076. /**
  6077. * @brief DEN enable.[get]
  6078. *
  6079. * @param ctx read / write interface definitions
  6080. * @param val Get the values of den_xl_g in reg CTRL9_XL
  6081. *
  6082. */
  6083. int32_t lsm6dso_den_enable_get(stmdev_ctx_t *ctx, lsm6dso_den_xl_g_t *val)
  6084. {
  6085. lsm6dso_ctrl9_xl_t reg;
  6086. int32_t ret;
  6087. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6088. switch (reg.den_xl_g) {
  6089. case LSM6DSO_STAMP_IN_GY_DATA:
  6090. *val = LSM6DSO_STAMP_IN_GY_DATA;
  6091. break;
  6092. case LSM6DSO_STAMP_IN_XL_DATA:
  6093. *val = LSM6DSO_STAMP_IN_XL_DATA;
  6094. break;
  6095. case LSM6DSO_STAMP_IN_GY_XL_DATA:
  6096. *val = LSM6DSO_STAMP_IN_GY_XL_DATA;
  6097. break;
  6098. default:
  6099. *val = LSM6DSO_STAMP_IN_GY_DATA;
  6100. break;
  6101. }
  6102. return ret;
  6103. }
  6104. /**
  6105. * @brief DEN value stored in LSB of X-axis.[set]
  6106. *
  6107. * @param ctx read / write interface definitions
  6108. * @param val change the values of den_z in reg CTRL9_XL
  6109. *
  6110. */
  6111. int32_t lsm6dso_den_mark_axis_x_set(stmdev_ctx_t *ctx, uint8_t val)
  6112. {
  6113. lsm6dso_ctrl9_xl_t reg;
  6114. int32_t ret;
  6115. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6116. if (ret == 0) {
  6117. reg.den_z = val;
  6118. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6119. }
  6120. return ret;
  6121. }
  6122. /**
  6123. * @brief DEN value stored in LSB of X-axis.[get]
  6124. *
  6125. * @param ctx read / write interface definitions
  6126. * @param val change the values of den_z in reg CTRL9_XL
  6127. *
  6128. */
  6129. int32_t lsm6dso_den_mark_axis_x_get(stmdev_ctx_t *ctx, uint8_t *val)
  6130. {
  6131. lsm6dso_ctrl9_xl_t reg;
  6132. int32_t ret;
  6133. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6134. *val = reg.den_z;
  6135. return ret;
  6136. }
  6137. /**
  6138. * @brief DEN value stored in LSB of Y-axis.[set]
  6139. *
  6140. * @param ctx read / write interface definitions
  6141. * @param val change the values of den_y in reg CTRL9_XL
  6142. *
  6143. */
  6144. int32_t lsm6dso_den_mark_axis_y_set(stmdev_ctx_t *ctx, uint8_t val)
  6145. {
  6146. lsm6dso_ctrl9_xl_t reg;
  6147. int32_t ret;
  6148. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6149. if (ret == 0) {
  6150. reg.den_y = val;
  6151. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6152. }
  6153. return ret;
  6154. }
  6155. /**
  6156. * @brief DEN value stored in LSB of Y-axis.[get]
  6157. *
  6158. * @param ctx read / write interface definitions
  6159. * @param val change the values of den_y in reg CTRL9_XL
  6160. *
  6161. */
  6162. int32_t lsm6dso_den_mark_axis_y_get(stmdev_ctx_t *ctx, uint8_t *val)
  6163. {
  6164. lsm6dso_ctrl9_xl_t reg;
  6165. int32_t ret;
  6166. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6167. *val = reg.den_y;
  6168. return ret;
  6169. }
  6170. /**
  6171. * @brief DEN value stored in LSB of Z-axis.[set]
  6172. *
  6173. * @param ctx read / write interface definitions
  6174. * @param val change the values of den_x in reg CTRL9_XL
  6175. *
  6176. */
  6177. int32_t lsm6dso_den_mark_axis_z_set(stmdev_ctx_t *ctx, uint8_t val)
  6178. {
  6179. lsm6dso_ctrl9_xl_t reg;
  6180. int32_t ret;
  6181. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6182. if (ret == 0) {
  6183. reg.den_x = val;
  6184. ret = lsm6dso_write_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6185. }
  6186. return ret;
  6187. }
  6188. /**
  6189. * @brief DEN value stored in LSB of Z-axis.[get]
  6190. *
  6191. * @param ctx read / write interface definitions
  6192. * @param val change the values of den_x in reg CTRL9_XL
  6193. *
  6194. */
  6195. int32_t lsm6dso_den_mark_axis_z_get(stmdev_ctx_t *ctx, uint8_t *val)
  6196. {
  6197. lsm6dso_ctrl9_xl_t reg;
  6198. int32_t ret;
  6199. ret = lsm6dso_read_reg(ctx, LSM6DSO_CTRL9_XL, (uint8_t*)&reg, 1);
  6200. *val = reg.den_x;
  6201. return ret;
  6202. }
  6203. /**
  6204. * @}
  6205. *
  6206. */
  6207. /**
  6208. * @defgroup LSM6DSO_Pedometer
  6209. * @brief This section groups all the functions that manage pedometer.
  6210. * @{
  6211. *
  6212. */
  6213. /**
  6214. * @brief Enable pedometer algorithm.[set]
  6215. *
  6216. * @param ctx read / write interface definitions
  6217. * @param val turn on and configure pedometer
  6218. *
  6219. */
  6220. int32_t lsm6dso_pedo_sens_set(stmdev_ctx_t *ctx, lsm6dso_pedo_md_t val)
  6221. {
  6222. lsm6dso_emb_func_en_a_t emb_func_en_a;
  6223. lsm6dso_emb_func_en_b_t emb_func_en_b;
  6224. lsm6dso_pedo_cmd_reg_t pedo_cmd_reg;
  6225. int32_t ret;
  6226. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_CMD_REG,
  6227. (uint8_t*)&pedo_cmd_reg);
  6228. if (ret == 0) {
  6229. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6230. }
  6231. if (ret == 0) {
  6232. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A,
  6233. (uint8_t*)&emb_func_en_a, 1);
  6234. }
  6235. if (ret == 0) {
  6236. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B,
  6237. (uint8_t*)&emb_func_en_b, 1);
  6238. emb_func_en_a.pedo_en = (uint8_t)val & 0x01U;
  6239. emb_func_en_b.pedo_adv_en = ((uint8_t)val & 0x02U)>>1;
  6240. pedo_cmd_reg.fp_rejection_en = ((uint8_t)val & 0x10U)>>4;
  6241. pedo_cmd_reg.ad_det_en = ((uint8_t)val & 0x20U)>>5;
  6242. }
  6243. if (ret == 0) {
  6244. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_A,
  6245. (uint8_t*)&emb_func_en_a, 1);
  6246. }
  6247. if (ret == 0) {
  6248. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_B,
  6249. (uint8_t*)&emb_func_en_b, 1);
  6250. }
  6251. if (ret == 0) {
  6252. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6253. }
  6254. if (ret == 0) {
  6255. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_PEDO_CMD_REG,
  6256. (uint8_t*)&pedo_cmd_reg);
  6257. }
  6258. return ret;
  6259. }
  6260. /**
  6261. * @brief Enable pedometer algorithm.[get]
  6262. *
  6263. * @param ctx read / write interface definitions
  6264. * @param val turn on and configure pedometer
  6265. *
  6266. */
  6267. int32_t lsm6dso_pedo_sens_get(stmdev_ctx_t *ctx, lsm6dso_pedo_md_t *val)
  6268. {
  6269. lsm6dso_emb_func_en_a_t emb_func_en_a;
  6270. lsm6dso_emb_func_en_b_t emb_func_en_b;
  6271. lsm6dso_pedo_cmd_reg_t pedo_cmd_reg;
  6272. int32_t ret;
  6273. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_CMD_REG,
  6274. (uint8_t*)&pedo_cmd_reg);
  6275. if (ret == 0) {
  6276. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6277. }
  6278. if (ret == 0) {
  6279. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A,
  6280. (uint8_t*)&emb_func_en_a, 1);
  6281. }
  6282. if (ret == 0) {
  6283. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B,
  6284. (uint8_t*)&emb_func_en_b, 1);
  6285. }
  6286. if (ret == 0) {
  6287. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6288. }
  6289. switch ( (pedo_cmd_reg.ad_det_en <<5) | (pedo_cmd_reg.fp_rejection_en << 4) |
  6290. (emb_func_en_b.pedo_adv_en << 1) | emb_func_en_a.pedo_en) {
  6291. case LSM6DSO_PEDO_DISABLE:
  6292. *val = LSM6DSO_PEDO_DISABLE;
  6293. break;
  6294. case LSM6DSO_PEDO_BASE_MODE:
  6295. *val = LSM6DSO_PEDO_BASE_MODE;
  6296. break;
  6297. case LSM6DSO_FALSE_STEP_REJ:
  6298. *val = LSM6DSO_FALSE_STEP_REJ;
  6299. break;
  6300. case LSM6DSO_FALSE_STEP_REJ_ADV_MODE:
  6301. *val = LSM6DSO_FALSE_STEP_REJ_ADV_MODE;
  6302. break;
  6303. default:
  6304. *val = LSM6DSO_PEDO_DISABLE;
  6305. break;
  6306. }
  6307. return ret;
  6308. }
  6309. /**
  6310. * @brief Interrupt status bit for step detection.[get]
  6311. *
  6312. * @param ctx read / write interface definitions
  6313. * @param val change the values of is_step_det in reg EMB_FUNC_STATUS
  6314. *
  6315. */
  6316. int32_t lsm6dso_pedo_step_detect_get(stmdev_ctx_t *ctx, uint8_t *val)
  6317. {
  6318. lsm6dso_emb_func_status_t reg;
  6319. int32_t ret;
  6320. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6321. if (ret == 0) {
  6322. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_STATUS, (uint8_t*)&reg, 1);
  6323. }
  6324. if (ret == 0) {
  6325. *val = reg.is_step_det;
  6326. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6327. }
  6328. return ret;
  6329. }
  6330. /**
  6331. * @brief Pedometer debounce configuration register (r/w).[set]
  6332. *
  6333. * @param ctx read / write interface definitions
  6334. * @param buff buffer that contains data to write
  6335. *
  6336. */
  6337. int32_t lsm6dso_pedo_debounce_steps_set(stmdev_ctx_t *ctx, uint8_t *buff)
  6338. {
  6339. int32_t ret;
  6340. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_PEDO_DEB_STEPS_CONF, buff);
  6341. return ret;
  6342. }
  6343. /**
  6344. * @brief Pedometer debounce configuration register (r/w).[get]
  6345. *
  6346. * @param ctx read / write interface definitions
  6347. * @param buff buffer that stores data read
  6348. *
  6349. */
  6350. int32_t lsm6dso_pedo_debounce_steps_get(stmdev_ctx_t *ctx, uint8_t *buff)
  6351. {
  6352. int32_t ret;
  6353. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_DEB_STEPS_CONF, buff);
  6354. return ret;
  6355. }
  6356. /**
  6357. * @brief Time period register for step detection on delta time (r/w).[set]
  6358. *
  6359. * @param ctx read / write interface definitions
  6360. * @param buff buffer that contains data to write
  6361. *
  6362. */
  6363. int32_t lsm6dso_pedo_steps_period_set(stmdev_ctx_t *ctx, uint8_t *buff)
  6364. {
  6365. int32_t ret;
  6366. uint8_t index;
  6367. index = 0x00U;
  6368. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_PEDO_SC_DELTAT_L, &buff[index]);
  6369. if (ret == 0) {
  6370. index++;
  6371. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_PEDO_SC_DELTAT_H,
  6372. &buff[index]);
  6373. }
  6374. return ret;
  6375. }
  6376. /**
  6377. * @brief Time period register for step detection on delta time (r/w).[get]
  6378. *
  6379. * @param ctx read / write interface definitions
  6380. * @param buff buffer that stores data read
  6381. *
  6382. */
  6383. int32_t lsm6dso_pedo_steps_period_get(stmdev_ctx_t *ctx, uint8_t *buff)
  6384. {
  6385. int32_t ret;
  6386. uint8_t index;
  6387. index = 0x00U;
  6388. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_SC_DELTAT_L, &buff[index]);
  6389. if (ret == 0) {
  6390. index++;
  6391. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_SC_DELTAT_H,
  6392. &buff[index]);
  6393. }
  6394. return ret;
  6395. }
  6396. /**
  6397. * @brief Set when user wants to generate interrupt on count overflow
  6398. * event/every step.[set]
  6399. *
  6400. * @param ctx read / write interface definitions
  6401. * @param val change the values of carry_count_en in reg PEDO_CMD_REG
  6402. *
  6403. */
  6404. int32_t lsm6dso_pedo_int_mode_set(stmdev_ctx_t *ctx,
  6405. lsm6dso_carry_count_en_t val)
  6406. {
  6407. lsm6dso_pedo_cmd_reg_t reg;
  6408. int32_t ret;
  6409. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_CMD_REG, (uint8_t*)&reg);
  6410. if (ret == 0) {
  6411. reg.carry_count_en = (uint8_t)val;
  6412. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_PEDO_CMD_REG,
  6413. (uint8_t*)&reg);
  6414. }
  6415. return ret;
  6416. }
  6417. /**
  6418. * @brief Set when user wants to generate interrupt on count overflow
  6419. * event/every step.[get]
  6420. *
  6421. * @param ctx read / write interface definitions
  6422. * @param val Get the values of carry_count_en in reg PEDO_CMD_REG
  6423. *
  6424. */
  6425. int32_t lsm6dso_pedo_int_mode_get(stmdev_ctx_t *ctx,
  6426. lsm6dso_carry_count_en_t *val)
  6427. {
  6428. lsm6dso_pedo_cmd_reg_t reg;
  6429. int32_t ret;
  6430. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_PEDO_CMD_REG, (uint8_t*)&reg);
  6431. switch (reg.carry_count_en) {
  6432. case LSM6DSO_EVERY_STEP:
  6433. *val = LSM6DSO_EVERY_STEP;
  6434. break;
  6435. case LSM6DSO_COUNT_OVERFLOW:
  6436. *val = LSM6DSO_COUNT_OVERFLOW;
  6437. break;
  6438. default:
  6439. *val = LSM6DSO_EVERY_STEP;
  6440. break;
  6441. }
  6442. return ret;
  6443. }
  6444. /**
  6445. * @}
  6446. *
  6447. */
  6448. /**
  6449. * @defgroup LSM6DSO_significant_motion
  6450. * @brief This section groups all the functions that manage the
  6451. * significant motion detection.
  6452. * @{
  6453. *
  6454. */
  6455. /**
  6456. * @brief Enable significant motion detection function.[set]
  6457. *
  6458. * @param ctx read / write interface definitions
  6459. * @param val change the values of sign_motion_en in reg EMB_FUNC_EN_A
  6460. *
  6461. */
  6462. int32_t lsm6dso_motion_sens_set(stmdev_ctx_t *ctx, uint8_t val)
  6463. {
  6464. lsm6dso_emb_func_en_a_t reg;
  6465. int32_t ret;
  6466. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6467. if (ret == 0) {
  6468. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6469. }
  6470. if (ret == 0) {
  6471. reg.sign_motion_en = val;
  6472. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6473. }
  6474. if (ret == 0) {
  6475. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6476. }
  6477. return ret;
  6478. }
  6479. /**
  6480. * @brief Enable significant motion detection function.[get]
  6481. *
  6482. * @param ctx read / write interface definitions
  6483. * @param val change the values of sign_motion_en in reg EMB_FUNC_EN_A
  6484. *
  6485. */
  6486. int32_t lsm6dso_motion_sens_get(stmdev_ctx_t *ctx, uint8_t *val)
  6487. {
  6488. lsm6dso_emb_func_en_a_t reg;
  6489. int32_t ret;
  6490. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6491. if (ret == 0) {
  6492. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6493. }
  6494. if (ret == 0) {
  6495. *val = reg.sign_motion_en;
  6496. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6497. }
  6498. return ret;
  6499. }
  6500. /**
  6501. * @brief Interrupt status bit for significant motion detection.[get]
  6502. *
  6503. * @param ctx read / write interface definitions
  6504. * @param val change the values of is_sigmot in reg EMB_FUNC_STATUS
  6505. *
  6506. */
  6507. int32_t lsm6dso_motion_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  6508. {
  6509. lsm6dso_emb_func_status_t reg;
  6510. int32_t ret;
  6511. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6512. if (ret == 0) {
  6513. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_STATUS, (uint8_t*)&reg, 1);
  6514. }
  6515. if (ret == 0) {
  6516. *val = reg.is_sigmot;
  6517. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6518. }
  6519. return ret;
  6520. }
  6521. /**
  6522. * @}
  6523. *
  6524. */
  6525. /**
  6526. * @defgroup LSM6DSO_tilt_detection
  6527. * @brief This section groups all the functions that manage the tilt
  6528. * event detection.
  6529. * @{
  6530. *
  6531. */
  6532. /**
  6533. * @brief Enable tilt calculation.[set]
  6534. *
  6535. * @param ctx read / write interface definitions
  6536. * @param val change the values of tilt_en in reg EMB_FUNC_EN_A
  6537. *
  6538. */
  6539. int32_t lsm6dso_tilt_sens_set(stmdev_ctx_t *ctx, uint8_t val)
  6540. {
  6541. lsm6dso_emb_func_en_a_t reg;
  6542. int32_t ret;
  6543. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6544. if (ret == 0) {
  6545. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6546. }
  6547. if (ret == 0) {
  6548. reg.tilt_en = val;
  6549. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6550. }
  6551. if (ret == 0) {
  6552. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6553. }
  6554. return ret;
  6555. }
  6556. /**
  6557. * @brief Enable tilt calculation.[get]
  6558. *
  6559. * @param ctx read / write interface definitions
  6560. * @param val change the values of tilt_en in reg EMB_FUNC_EN_A
  6561. *
  6562. */
  6563. int32_t lsm6dso_tilt_sens_get(stmdev_ctx_t *ctx, uint8_t *val)
  6564. {
  6565. lsm6dso_emb_func_en_a_t reg;
  6566. int32_t ret;
  6567. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6568. if (ret == 0) {
  6569. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_A, (uint8_t*)&reg, 1);
  6570. }
  6571. if (ret == 0) {
  6572. *val = reg.tilt_en;
  6573. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6574. }
  6575. return ret;
  6576. }
  6577. /**
  6578. * @brief Interrupt status bit for tilt detection.[get]
  6579. *
  6580. * @param ctx read / write interface definitions
  6581. * @param val change the values of is_tilt in reg EMB_FUNC_STATUS
  6582. *
  6583. */
  6584. int32_t lsm6dso_tilt_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  6585. {
  6586. lsm6dso_emb_func_status_t reg;
  6587. int32_t ret;
  6588. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  6589. if (ret == 0) {
  6590. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_STATUS, (uint8_t*)&reg, 1);
  6591. }
  6592. if (ret == 0) {
  6593. *val = reg.is_tilt;
  6594. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  6595. }
  6596. return ret;
  6597. }
  6598. /**
  6599. * @}
  6600. *
  6601. */
  6602. /**
  6603. * @defgroup LSM6DSO_ magnetometer_sensor
  6604. * @brief This section groups all the functions that manage additional
  6605. * magnetometer sensor.
  6606. * @{
  6607. *
  6608. */
  6609. /**
  6610. * @brief External magnetometer sensitivity value register.[set]
  6611. *
  6612. * @param ctx read / write interface definitions
  6613. * @param buff buffer that contains data to write
  6614. *
  6615. */
  6616. int32_t lsm6dso_mag_sensitivity_set(stmdev_ctx_t *ctx, uint8_t *buff)
  6617. {
  6618. int32_t ret;
  6619. uint8_t index;
  6620. index = 0x00U;
  6621. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SENSITIVITY_L,
  6622. &buff[index]);
  6623. if (ret == 0) {
  6624. index++;
  6625. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SENSITIVITY_H,
  6626. &buff[index]);
  6627. }
  6628. return ret;
  6629. }
  6630. /**
  6631. * @brief External magnetometer sensitivity value register.[get]
  6632. *
  6633. * @param ctx read / write interface definitions
  6634. * @param buff buffer that stores data read
  6635. *
  6636. */
  6637. int32_t lsm6dso_mag_sensitivity_get(stmdev_ctx_t *ctx, uint8_t *buff)
  6638. {
  6639. int32_t ret;
  6640. uint8_t index;
  6641. index = 0x00U;
  6642. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SENSITIVITY_L,
  6643. &buff[index]);
  6644. if (ret == 0) {
  6645. index++;
  6646. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SENSITIVITY_H,
  6647. &buff[index]);
  6648. }
  6649. return ret;
  6650. }
  6651. /**
  6652. * @brief Offset for hard-iron compensation register (r/w).[set]
  6653. *
  6654. * @param ctx read / write interface definitions
  6655. * @param buff buffer that contains data to write
  6656. *
  6657. */
  6658. int32_t lsm6dso_mag_offset_set(stmdev_ctx_t *ctx, uint8_t *buff)
  6659. {
  6660. int32_t ret;
  6661. uint8_t index;
  6662. index = 0x00U;
  6663. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFX_L, &buff[index]);
  6664. if (ret == 0) {
  6665. index++;
  6666. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFX_H, &buff[index]);
  6667. }
  6668. if (ret == 0) {
  6669. index++;
  6670. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFY_L, &buff[index]);
  6671. }
  6672. if (ret == 0) {
  6673. index++;
  6674. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFY_H, &buff[index]);
  6675. }
  6676. if (ret == 0) {
  6677. index++;
  6678. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFZ_L, &buff[index]);
  6679. }
  6680. if (ret == 0) {
  6681. index++;
  6682. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_OFFZ_H, &buff[index]);
  6683. }
  6684. return ret;
  6685. }
  6686. /**
  6687. * @brief Offset for hard-iron compensation register (r/w).[get]
  6688. *
  6689. * @param ctx read / write interface definitions
  6690. * @param buff buffer that stores data read
  6691. *
  6692. */
  6693. int32_t lsm6dso_mag_offset_get(stmdev_ctx_t *ctx, uint8_t *buff)
  6694. {
  6695. int32_t ret;
  6696. uint8_t index;
  6697. index = 0x00U;
  6698. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFX_L, &buff[index]);
  6699. if (ret == 0) {
  6700. index++;
  6701. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFX_H, &buff[index]);
  6702. }
  6703. if (ret == 0) {
  6704. index++;
  6705. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFY_L, &buff[index]);
  6706. }
  6707. if (ret == 0) {
  6708. index++;
  6709. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFY_H, &buff[index]);
  6710. }
  6711. if (ret == 0) {
  6712. index++;
  6713. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFZ_L, &buff[index]);
  6714. }
  6715. if (ret == 0) {
  6716. index++;
  6717. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_OFFZ_H, &buff[index]);
  6718. }
  6719. return ret;
  6720. }
  6721. /**
  6722. * @brief Soft-iron (3x3 symmetric) matrix correction
  6723. * register (r/w). The value is expressed as
  6724. * half-precision floating-point format:
  6725. * SEEEEEFFFFFFFFFF
  6726. * S: 1 sign bit;
  6727. * E: 5 exponent bits;
  6728. * F: 10 fraction bits).[set]
  6729. *
  6730. * @param ctx read / write interface definitions
  6731. * @param buff buffer that contains data to write
  6732. *
  6733. */
  6734. int32_t lsm6dso_mag_soft_iron_set(stmdev_ctx_t *ctx, uint8_t *buff)
  6735. {
  6736. int32_t ret;
  6737. uint8_t index;
  6738. index = 0x00U;
  6739. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XX_L, &buff[index]);
  6740. if (ret == 0) {
  6741. index++;
  6742. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XX_H, &buff[index]);
  6743. }
  6744. if (ret == 0) {
  6745. index++;
  6746. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XY_L, &buff[index]);
  6747. }
  6748. if (ret == 0) {
  6749. index++;
  6750. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XY_H, &buff[index]);
  6751. }
  6752. if (ret == 0) {
  6753. index++;
  6754. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XZ_L, &buff[index]);
  6755. }
  6756. if (ret == 0) {
  6757. index++;
  6758. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_XZ_H, &buff[index]);
  6759. }
  6760. if (ret == 0) {
  6761. index++;
  6762. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_YY_L, &buff[index]);
  6763. }
  6764. if (ret == 0) {
  6765. index++;
  6766. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_YY_H, &buff[index]);
  6767. }
  6768. if (ret == 0) {
  6769. index++;
  6770. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_YZ_L, &buff[index]);
  6771. }
  6772. if (ret == 0) {
  6773. index++;
  6774. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_YZ_H, &buff[index]);
  6775. }
  6776. if (ret == 0) {
  6777. index++;
  6778. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_ZZ_L, &buff[index]);
  6779. }
  6780. if (ret == 0) {
  6781. index++;
  6782. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_SI_ZZ_H, &buff[index]);
  6783. }
  6784. return ret;
  6785. }
  6786. /**
  6787. * @brief Soft-iron (3x3 symmetric) matrix
  6788. * correction register (r/w).
  6789. * The value is expressed as half-precision
  6790. * floating-point format:
  6791. * SEEEEEFFFFFFFFFF
  6792. * S: 1 sign bit;
  6793. * E: 5 exponent bits;
  6794. * F: 10 fraction bits.[get]
  6795. *
  6796. * @param ctx read / write interface definitions
  6797. * @param buff buffer that stores data read
  6798. *
  6799. */
  6800. int32_t lsm6dso_mag_soft_iron_get(stmdev_ctx_t *ctx, uint8_t *buff)
  6801. {
  6802. int32_t ret;
  6803. uint8_t index;
  6804. index = 0x00U;
  6805. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XX_L, &buff[index]);
  6806. if (ret == 0) {
  6807. index++;
  6808. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XX_H, &buff[index]);
  6809. }
  6810. if (ret == 0) {
  6811. index++;
  6812. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XY_L, &buff[index]);
  6813. }
  6814. if (ret == 0) {
  6815. index++;
  6816. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XY_H, &buff[index]);
  6817. }
  6818. if (ret == 0) {
  6819. index++;
  6820. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XZ_L, &buff[index]);
  6821. }
  6822. if (ret == 0) {
  6823. index++;
  6824. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_XZ_H, &buff[index]);
  6825. }
  6826. if (ret == 0) {
  6827. index++;
  6828. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_YY_L, &buff[index]);
  6829. }
  6830. if (ret == 0) {
  6831. index++;
  6832. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_YY_H, &buff[index]);
  6833. }
  6834. if (ret == 0) {
  6835. index++;
  6836. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_YZ_L, &buff[index]);
  6837. }
  6838. if (ret == 0) {
  6839. index++;
  6840. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_YZ_H, &buff[index]);
  6841. }
  6842. if (ret == 0) {
  6843. index++;
  6844. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_ZZ_L, &buff[index]);
  6845. }
  6846. if (ret == 0) {
  6847. index++;
  6848. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_SI_ZZ_H, &buff[index]);
  6849. }
  6850. return ret;
  6851. }
  6852. /**
  6853. * @brief Magnetometer Z-axis coordinates
  6854. * rotation (to be aligned to
  6855. * accelerometer/gyroscope axes
  6856. * orientation).[set]
  6857. *
  6858. * @param ctx read / write interface definitions
  6859. * @param val change the values of mag_z_axis in reg MAG_CFG_A
  6860. *
  6861. */
  6862. int32_t lsm6dso_mag_z_orient_set(stmdev_ctx_t *ctx, lsm6dso_mag_z_axis_t val)
  6863. {
  6864. lsm6dso_mag_cfg_a_t reg;
  6865. int32_t ret;
  6866. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_A, (uint8_t*)&reg);
  6867. if (ret == 0) {
  6868. reg.mag_z_axis = (uint8_t) val;
  6869. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_CFG_A, (uint8_t*)&reg);
  6870. }
  6871. return ret;
  6872. }
  6873. /**
  6874. * @brief Magnetometer Z-axis coordinates
  6875. * rotation (to be aligned to
  6876. * accelerometer/gyroscope axes
  6877. * orientation).[get]
  6878. *
  6879. * @param ctx read / write interface definitions
  6880. * @param val Get the values of mag_z_axis in reg MAG_CFG_A
  6881. *
  6882. */
  6883. int32_t lsm6dso_mag_z_orient_get(stmdev_ctx_t *ctx,
  6884. lsm6dso_mag_z_axis_t *val)
  6885. {
  6886. lsm6dso_mag_cfg_a_t reg;
  6887. int32_t ret;
  6888. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_A, (uint8_t*)&reg);
  6889. switch (reg.mag_z_axis) {
  6890. case LSM6DSO_Z_EQ_Y:
  6891. *val = LSM6DSO_Z_EQ_Y;
  6892. break;
  6893. case LSM6DSO_Z_EQ_MIN_Y:
  6894. *val = LSM6DSO_Z_EQ_MIN_Y;
  6895. break;
  6896. case LSM6DSO_Z_EQ_X:
  6897. *val = LSM6DSO_Z_EQ_X;
  6898. break;
  6899. case LSM6DSO_Z_EQ_MIN_X:
  6900. *val = LSM6DSO_Z_EQ_MIN_X;
  6901. break;
  6902. case LSM6DSO_Z_EQ_MIN_Z:
  6903. *val = LSM6DSO_Z_EQ_MIN_Z;
  6904. break;
  6905. case LSM6DSO_Z_EQ_Z:
  6906. *val = LSM6DSO_Z_EQ_Z;
  6907. break;
  6908. default:
  6909. *val = LSM6DSO_Z_EQ_Y;
  6910. break;
  6911. }
  6912. return ret;
  6913. }
  6914. /**
  6915. * @brief Magnetometer Y-axis coordinates
  6916. * rotation (to be aligned to
  6917. * accelerometer/gyroscope axes
  6918. * orientation).[set]
  6919. *
  6920. * @param ctx read / write interface definitions
  6921. * @param val change the values of mag_y_axis in reg MAG_CFG_A
  6922. *
  6923. */
  6924. int32_t lsm6dso_mag_y_orient_set(stmdev_ctx_t *ctx,
  6925. lsm6dso_mag_y_axis_t val)
  6926. {
  6927. lsm6dso_mag_cfg_a_t reg;
  6928. int32_t ret;
  6929. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_A, (uint8_t*)&reg);
  6930. if (ret == 0) {
  6931. reg.mag_y_axis = (uint8_t)val;
  6932. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_CFG_A,(uint8_t*) &reg);
  6933. }
  6934. return ret;
  6935. }
  6936. /**
  6937. * @brief Magnetometer Y-axis coordinates
  6938. * rotation (to be aligned to
  6939. * accelerometer/gyroscope axes
  6940. * orientation).[get]
  6941. *
  6942. * @param ctx read / write interface definitions
  6943. * @param val Get the values of mag_y_axis in reg MAG_CFG_A
  6944. *
  6945. */
  6946. int32_t lsm6dso_mag_y_orient_get(stmdev_ctx_t *ctx,
  6947. lsm6dso_mag_y_axis_t *val)
  6948. {
  6949. lsm6dso_mag_cfg_a_t reg;
  6950. int32_t ret;
  6951. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_A, (uint8_t*)&reg);
  6952. switch (reg.mag_y_axis) {
  6953. case LSM6DSO_Y_EQ_Y:
  6954. *val = LSM6DSO_Y_EQ_Y;
  6955. break;
  6956. case LSM6DSO_Y_EQ_MIN_Y:
  6957. *val = LSM6DSO_Y_EQ_MIN_Y;
  6958. break;
  6959. case LSM6DSO_Y_EQ_X:
  6960. *val = LSM6DSO_Y_EQ_X;
  6961. break;
  6962. case LSM6DSO_Y_EQ_MIN_X:
  6963. *val = LSM6DSO_Y_EQ_MIN_X;
  6964. break;
  6965. case LSM6DSO_Y_EQ_MIN_Z:
  6966. *val = LSM6DSO_Y_EQ_MIN_Z;
  6967. break;
  6968. case LSM6DSO_Y_EQ_Z:
  6969. *val = LSM6DSO_Y_EQ_Z;
  6970. break;
  6971. default:
  6972. *val = LSM6DSO_Y_EQ_Y;
  6973. break;
  6974. }
  6975. return ret;
  6976. }
  6977. /**
  6978. * @brief Magnetometer X-axis coordinates
  6979. * rotation (to be aligned to
  6980. * accelerometer/gyroscope axes
  6981. * orientation).[set]
  6982. *
  6983. * @param ctx read / write interface definitions
  6984. * @param val change the values of mag_x_axis in reg MAG_CFG_B
  6985. *
  6986. */
  6987. int32_t lsm6dso_mag_x_orient_set(stmdev_ctx_t *ctx,
  6988. lsm6dso_mag_x_axis_t val)
  6989. {
  6990. lsm6dso_mag_cfg_b_t reg;
  6991. int32_t ret;
  6992. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_B, (uint8_t*)&reg);
  6993. if (ret == 0) {
  6994. reg.mag_x_axis = (uint8_t)val;
  6995. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_MAG_CFG_B, (uint8_t*)&reg);
  6996. }
  6997. return ret;
  6998. }
  6999. /**
  7000. * @brief Magnetometer X-axis coordinates
  7001. * rotation (to be aligned to
  7002. * accelerometer/gyroscope axes
  7003. * orientation).[get]
  7004. *
  7005. * @param ctx read / write interface definitions
  7006. * @param val Get the values of mag_x_axis in reg MAG_CFG_B
  7007. *
  7008. */
  7009. int32_t lsm6dso_mag_x_orient_get(stmdev_ctx_t *ctx,
  7010. lsm6dso_mag_x_axis_t *val)
  7011. {
  7012. lsm6dso_mag_cfg_b_t reg;
  7013. int32_t ret;
  7014. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_MAG_CFG_B, (uint8_t*)&reg);
  7015. switch (reg.mag_x_axis) {
  7016. case LSM6DSO_X_EQ_Y:
  7017. *val = LSM6DSO_X_EQ_Y;
  7018. break;
  7019. case LSM6DSO_X_EQ_MIN_Y:
  7020. *val = LSM6DSO_X_EQ_MIN_Y;
  7021. break;
  7022. case LSM6DSO_X_EQ_X:
  7023. *val = LSM6DSO_X_EQ_X;
  7024. break;
  7025. case LSM6DSO_X_EQ_MIN_X:
  7026. *val = LSM6DSO_X_EQ_MIN_X;
  7027. break;
  7028. case LSM6DSO_X_EQ_MIN_Z:
  7029. *val = LSM6DSO_X_EQ_MIN_Z;
  7030. break;
  7031. case LSM6DSO_X_EQ_Z:
  7032. *val = LSM6DSO_X_EQ_Z;
  7033. break;
  7034. default:
  7035. *val = LSM6DSO_X_EQ_Y;
  7036. break;
  7037. }
  7038. return ret;
  7039. }
  7040. /**
  7041. * @}
  7042. *
  7043. */
  7044. /**
  7045. * @defgroup LSM6DSO_finite_state_machine
  7046. * @brief This section groups all the functions that manage the
  7047. * state_machine.
  7048. * @{
  7049. *
  7050. */
  7051. /**
  7052. * @brief Interrupt status bit for FSM long counter
  7053. * timeout interrupt event.[get]
  7054. *
  7055. * @param ctx read / write interface definitions
  7056. * @param val change the values of is_fsm_lc in reg EMB_FUNC_STATUS
  7057. *
  7058. */
  7059. int32_t lsm6dso_long_cnt_flag_data_ready_get(stmdev_ctx_t *ctx, uint8_t *val)
  7060. {
  7061. lsm6dso_emb_func_status_t reg;
  7062. int32_t ret;
  7063. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7064. if (ret == 0) {
  7065. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_STATUS, (uint8_t*)&reg, 1);
  7066. }
  7067. if (ret == 0) {
  7068. *val = reg.is_fsm_lc;
  7069. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7070. }
  7071. return ret;
  7072. }
  7073. /**
  7074. * @brief Final State Machine global enable.[set]
  7075. *
  7076. * @param ctx read / write interface definitions
  7077. * @param val change the values of fsm_en in reg EMB_FUNC_EN_B
  7078. *
  7079. */
  7080. int32_t lsm6dso_emb_fsm_en_set(stmdev_ctx_t *ctx, uint8_t val)
  7081. {
  7082. int32_t ret;
  7083. lsm6dso_emb_func_en_b_t reg;
  7084. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7085. if (ret == 0) {
  7086. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7087. }
  7088. if (ret == 0) {
  7089. reg.fsm_en = val;
  7090. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7091. }
  7092. if (ret == 0) {
  7093. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7094. }
  7095. return ret;
  7096. }
  7097. /**
  7098. * @brief Final State Machine global enable.[get]
  7099. *
  7100. * @param ctx read / write interface definitions
  7101. * @param uint8_t *: return the values of fsm_en in reg EMB_FUNC_EN_B
  7102. *
  7103. */
  7104. int32_t lsm6dso_emb_fsm_en_get(stmdev_ctx_t *ctx, uint8_t *val)
  7105. {
  7106. int32_t ret;
  7107. lsm6dso_emb_func_en_b_t reg;
  7108. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7109. if (ret == 0) {
  7110. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7111. }
  7112. if (ret == 0) {
  7113. *val = reg.fsm_en;
  7114. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7115. }
  7116. if (ret == 0) {
  7117. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7118. }
  7119. return ret;
  7120. }
  7121. /**
  7122. * @brief Final State Machine enable.[set]
  7123. *
  7124. * @param ctx read / write interface definitions
  7125. * @param val union of registers from FSM_ENABLE_A to FSM_ENABLE_B
  7126. *
  7127. */
  7128. int32_t lsm6dso_fsm_enable_set(stmdev_ctx_t *ctx,
  7129. lsm6dso_emb_fsm_enable_t *val)
  7130. {
  7131. int32_t ret;
  7132. lsm6dso_emb_func_en_b_t reg;
  7133. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7134. if (ret == 0) {
  7135. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_ENABLE_A,
  7136. (uint8_t*)&val->fsm_enable_a, 1);
  7137. }
  7138. if (ret == 0) {
  7139. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_ENABLE_B,
  7140. (uint8_t*)&val->fsm_enable_b, 1);
  7141. }
  7142. if (ret == 0) {
  7143. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7144. }
  7145. if (ret == 0) {
  7146. if ( (val->fsm_enable_a.fsm1_en |
  7147. val->fsm_enable_a.fsm2_en |
  7148. val->fsm_enable_a.fsm3_en |
  7149. val->fsm_enable_a.fsm4_en |
  7150. val->fsm_enable_a.fsm5_en |
  7151. val->fsm_enable_a.fsm6_en |
  7152. val->fsm_enable_a.fsm7_en |
  7153. val->fsm_enable_a.fsm8_en |
  7154. val->fsm_enable_b.fsm9_en |
  7155. val->fsm_enable_b.fsm10_en |
  7156. val->fsm_enable_b.fsm11_en |
  7157. val->fsm_enable_b.fsm12_en |
  7158. val->fsm_enable_b.fsm13_en |
  7159. val->fsm_enable_b.fsm14_en |
  7160. val->fsm_enable_b.fsm15_en |
  7161. val->fsm_enable_b.fsm16_en )
  7162. != PROPERTY_DISABLE)
  7163. {
  7164. reg.fsm_en = PROPERTY_ENABLE;
  7165. }
  7166. else
  7167. {
  7168. reg.fsm_en = PROPERTY_DISABLE;
  7169. }
  7170. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_EN_B, (uint8_t*)&reg, 1);
  7171. }
  7172. if (ret == 0) {
  7173. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7174. }
  7175. return ret;
  7176. }
  7177. /**
  7178. * @brief Final State Machine enable.[get]
  7179. *
  7180. * @param ctx read / write interface definitions
  7181. * @param val union of registers from FSM_ENABLE_A to FSM_ENABLE_B
  7182. *
  7183. */
  7184. int32_t lsm6dso_fsm_enable_get(stmdev_ctx_t *ctx,
  7185. lsm6dso_emb_fsm_enable_t *val)
  7186. {
  7187. int32_t ret;
  7188. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7189. if (ret == 0) {
  7190. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_ENABLE_A, (uint8_t*) val, 2);
  7191. }
  7192. if (ret == 0) {
  7193. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7194. }
  7195. return ret;
  7196. }
  7197. /**
  7198. * @brief FSM long counter status register. Long counter value is an
  7199. * unsigned integer value (16-bit format).[set]
  7200. *
  7201. * @param ctx read / write interface definitions
  7202. * @param buff buffer that contains data to write
  7203. *
  7204. */
  7205. int32_t lsm6dso_long_cnt_set(stmdev_ctx_t *ctx, uint8_t *buff)
  7206. {
  7207. int32_t ret;
  7208. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7209. if (ret == 0) {
  7210. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_LONG_COUNTER_L, buff, 2);
  7211. }
  7212. if (ret == 0) {
  7213. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7214. }
  7215. return ret;
  7216. }
  7217. /**
  7218. * @brief FSM long counter status register. Long counter value is an
  7219. * unsigned integer value (16-bit format).[get]
  7220. *
  7221. * @param ctx read / write interface definitions
  7222. * @param buff buffer that stores data read
  7223. *
  7224. */
  7225. int32_t lsm6dso_long_cnt_get(stmdev_ctx_t *ctx, uint8_t *buff)
  7226. {
  7227. int32_t ret;
  7228. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7229. if (ret == 0) {
  7230. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_LONG_COUNTER_L, buff, 2);
  7231. }
  7232. if (ret == 0) {
  7233. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7234. }
  7235. return ret;
  7236. }
  7237. /**
  7238. * @brief Clear FSM long counter value.[set]
  7239. *
  7240. * @param ctx read / write interface definitions
  7241. * @param val change the values of fsm_lc_clr in
  7242. * reg FSM_LONG_COUNTER_CLEAR
  7243. *
  7244. */
  7245. int32_t lsm6dso_long_clr_set(stmdev_ctx_t *ctx, lsm6dso_fsm_lc_clr_t val)
  7246. {
  7247. lsm6dso_fsm_long_counter_clear_t reg;
  7248. int32_t ret;
  7249. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7250. if (ret == 0) {
  7251. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_LONG_COUNTER_CLEAR,
  7252. (uint8_t*)&reg, 1);
  7253. }
  7254. if (ret == 0) {
  7255. reg. fsm_lc_clr = (uint8_t)val;
  7256. ret = lsm6dso_write_reg(ctx, LSM6DSO_FSM_LONG_COUNTER_CLEAR,
  7257. (uint8_t*)&reg, 1);
  7258. }
  7259. if (ret == 0) {
  7260. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7261. }
  7262. return ret;
  7263. }
  7264. /**
  7265. * @brief Clear FSM long counter value.[get]
  7266. *
  7267. * @param ctx read / write interface definitions
  7268. * @param val Get the values of fsm_lc_clr in
  7269. * reg FSM_LONG_COUNTER_CLEAR
  7270. *
  7271. */
  7272. int32_t lsm6dso_long_clr_get(stmdev_ctx_t *ctx, lsm6dso_fsm_lc_clr_t *val)
  7273. {
  7274. lsm6dso_fsm_long_counter_clear_t reg;
  7275. int32_t ret;
  7276. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7277. if (ret == 0) {
  7278. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_LONG_COUNTER_CLEAR,
  7279. (uint8_t*)&reg, 1);
  7280. }
  7281. if (ret == 0) {
  7282. switch (reg.fsm_lc_clr) {
  7283. case LSM6DSO_LC_NORMAL:
  7284. *val = LSM6DSO_LC_NORMAL;
  7285. break;
  7286. case LSM6DSO_LC_CLEAR:
  7287. *val = LSM6DSO_LC_CLEAR;
  7288. break;
  7289. case LSM6DSO_LC_CLEAR_DONE:
  7290. *val = LSM6DSO_LC_CLEAR_DONE;
  7291. break;
  7292. default:
  7293. *val = LSM6DSO_LC_NORMAL;
  7294. break;
  7295. }
  7296. }
  7297. if (ret == 0) {
  7298. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7299. }
  7300. return ret;
  7301. }
  7302. /**
  7303. * @brief FSM output registers[get]
  7304. *
  7305. * @param ctx read / write interface definitions
  7306. * @param val struct of registers from FSM_OUTS1 to FSM_OUTS16
  7307. *
  7308. */
  7309. int32_t lsm6dso_fsm_out_get(stmdev_ctx_t *ctx, lsm6dso_fsm_out_t *val)
  7310. {
  7311. int32_t ret;
  7312. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7313. if (ret == 0) {
  7314. ret = lsm6dso_read_reg(ctx, LSM6DSO_FSM_OUTS1, (uint8_t*)val, 16);
  7315. }
  7316. if (ret == 0) {
  7317. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7318. }
  7319. return ret;
  7320. }
  7321. /**
  7322. * @brief Finite State Machine ODR configuration.[set]
  7323. *
  7324. * @param ctx read / write interface definitions
  7325. * @param val change the values of fsm_odr in reg EMB_FUNC_ODR_CFG_B
  7326. *
  7327. */
  7328. int32_t lsm6dso_fsm_data_rate_set(stmdev_ctx_t *ctx, lsm6dso_fsm_odr_t val)
  7329. {
  7330. lsm6dso_emb_func_odr_cfg_b_t reg;
  7331. int32_t ret;
  7332. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7333. if (ret == 0) {
  7334. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_ODR_CFG_B,
  7335. (uint8_t*)&reg, 1);
  7336. }
  7337. if (ret == 0) {
  7338. reg.not_used_01 = 3; /* set default values */
  7339. reg.not_used_02 = 2; /* set default values */
  7340. reg.fsm_odr = (uint8_t)val;
  7341. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_ODR_CFG_B,
  7342. (uint8_t*)&reg, 1);
  7343. }
  7344. if (ret == 0) {
  7345. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7346. }
  7347. return ret;
  7348. }
  7349. /**
  7350. * @brief Finite State Machine ODR configuration.[get]
  7351. *
  7352. * @param ctx read / write interface definitions
  7353. * @param val Get the values of fsm_odr in reg EMB_FUNC_ODR_CFG_B
  7354. *
  7355. */
  7356. int32_t lsm6dso_fsm_data_rate_get(stmdev_ctx_t *ctx, lsm6dso_fsm_odr_t *val)
  7357. {
  7358. lsm6dso_emb_func_odr_cfg_b_t reg;
  7359. int32_t ret;
  7360. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7361. if (ret == 0) {
  7362. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_ODR_CFG_B,
  7363. (uint8_t*)&reg, 1);
  7364. }
  7365. if (ret == 0) {
  7366. switch (reg.fsm_odr) {
  7367. case LSM6DSO_ODR_FSM_12Hz5:
  7368. *val = LSM6DSO_ODR_FSM_12Hz5;
  7369. break;
  7370. case LSM6DSO_ODR_FSM_26Hz:
  7371. *val = LSM6DSO_ODR_FSM_26Hz;
  7372. break;
  7373. case LSM6DSO_ODR_FSM_52Hz:
  7374. *val = LSM6DSO_ODR_FSM_52Hz;
  7375. break;
  7376. case LSM6DSO_ODR_FSM_104Hz:
  7377. *val = LSM6DSO_ODR_FSM_104Hz;
  7378. break;
  7379. default:
  7380. *val = LSM6DSO_ODR_FSM_12Hz5;
  7381. break;
  7382. }
  7383. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7384. }
  7385. return ret;
  7386. }
  7387. /**
  7388. * @brief FSM initialization request.[set]
  7389. *
  7390. * @param ctx read / write interface definitions
  7391. * @param val change the values of fsm_init in reg FSM_INIT
  7392. *
  7393. */
  7394. int32_t lsm6dso_fsm_init_set(stmdev_ctx_t *ctx, uint8_t val)
  7395. {
  7396. lsm6dso_emb_func_init_b_t reg;
  7397. int32_t ret;
  7398. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7399. if (ret == 0) {
  7400. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  7401. }
  7402. if (ret == 0) {
  7403. reg.fsm_init = val;
  7404. ret = lsm6dso_write_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  7405. }
  7406. if (ret == 0) {
  7407. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7408. }
  7409. return ret;
  7410. }
  7411. /**
  7412. * @brief FSM initialization request.[get]
  7413. *
  7414. * @param ctx read / write interface definitions
  7415. * @param val change the values of fsm_init in reg FSM_INIT
  7416. *
  7417. */
  7418. int32_t lsm6dso_fsm_init_get(stmdev_ctx_t *ctx, uint8_t *val)
  7419. {
  7420. lsm6dso_emb_func_init_b_t reg;
  7421. int32_t ret;
  7422. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_EMBEDDED_FUNC_BANK);
  7423. if (ret == 0) {
  7424. ret = lsm6dso_read_reg(ctx, LSM6DSO_EMB_FUNC_INIT_B, (uint8_t*)&reg, 1);
  7425. }
  7426. if (ret == 0) {
  7427. *val = reg.fsm_init;
  7428. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7429. }
  7430. return ret;
  7431. }
  7432. /**
  7433. * @brief FSM long counter timeout register (r/w). The long counter
  7434. * timeout value is an unsigned integer value (16-bit format).
  7435. * When the long counter value reached this value,
  7436. * the FSM generates an interrupt.[set]
  7437. *
  7438. * @param ctx read / write interface definitions
  7439. * @param val the value of long counter
  7440. *
  7441. */
  7442. int32_t lsm6dso_long_cnt_int_value_set(stmdev_ctx_t *ctx, uint16_t val)
  7443. {
  7444. int32_t ret;
  7445. uint8_t add_l;
  7446. uint8_t add_h;
  7447. add_h = (uint8_t)( ( val & 0xFF00U ) >> 8 );
  7448. add_l = (uint8_t)( val & 0x00FFU );
  7449. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_FSM_LC_TIMEOUT_L, &add_l);
  7450. if (ret == 0) {
  7451. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_FSM_LC_TIMEOUT_H, &add_h);
  7452. }
  7453. return ret;
  7454. }
  7455. /**
  7456. * @brief FSM long counter timeout register (r/w). The long counter
  7457. * timeout value is an unsigned integer value (16-bit format).
  7458. * When the long counter value reached this value,
  7459. * the FSM generates an interrupt.[get]
  7460. *
  7461. * @param ctx read / write interface definitions
  7462. * @param val buffer that stores the value of long counter
  7463. *
  7464. */
  7465. int32_t lsm6dso_long_cnt_int_value_get(stmdev_ctx_t *ctx, uint16_t *val)
  7466. {
  7467. int32_t ret;
  7468. uint8_t add_l;
  7469. uint8_t add_h;
  7470. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_FSM_LC_TIMEOUT_L, &add_l);
  7471. if (ret == 0) {
  7472. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_FSM_LC_TIMEOUT_H, &add_h);
  7473. *val = add_h;
  7474. *val = *val << 8;
  7475. *val += add_l;
  7476. }
  7477. return ret;
  7478. }
  7479. /**
  7480. * @brief FSM number of programs register.[set]
  7481. *
  7482. * @param ctx read / write interface definitions
  7483. * @param val value to write
  7484. *
  7485. */
  7486. int32_t lsm6dso_fsm_number_of_programs_set(stmdev_ctx_t *ctx, uint8_t val)
  7487. {
  7488. int32_t ret;
  7489. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_FSM_PROGRAMS, &val);
  7490. return ret;
  7491. }
  7492. /**
  7493. * @brief FSM number of programs register.[get]
  7494. *
  7495. * @param ctx read / write interface definitions
  7496. * @param val buffer that stores data read.
  7497. *
  7498. */
  7499. int32_t lsm6dso_fsm_number_of_programs_get(stmdev_ctx_t *ctx, uint8_t *val)
  7500. {
  7501. int32_t ret;
  7502. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_FSM_PROGRAMS, val);
  7503. return ret;
  7504. }
  7505. /**
  7506. * @brief FSM start address register (r/w).
  7507. * First available address is 0x033C.[set]
  7508. *
  7509. * @param ctx read / write interface definitions
  7510. * @param val the value of start address
  7511. *
  7512. */
  7513. int32_t lsm6dso_fsm_start_address_set(stmdev_ctx_t *ctx, uint16_t val)
  7514. {
  7515. int32_t ret;
  7516. uint8_t add_l;
  7517. uint8_t add_h;
  7518. add_h = (uint8_t)( ( val & 0xFF00U ) >> 8 );
  7519. add_l = (uint8_t)( val & 0x00FFU );
  7520. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_FSM_START_ADD_L, &add_l);
  7521. if (ret == 0) {
  7522. ret = lsm6dso_ln_pg_write_byte(ctx, LSM6DSO_FSM_START_ADD_H, &add_h);
  7523. }
  7524. return ret;
  7525. }
  7526. /**
  7527. * @brief FSM start address register (r/w).
  7528. * First available address is 0x033C.[get]
  7529. *
  7530. * @param ctx read / write interface definitions
  7531. * @param val buffer the value of start address.
  7532. *
  7533. */
  7534. int32_t lsm6dso_fsm_start_address_get(stmdev_ctx_t *ctx, uint16_t *val)
  7535. {
  7536. int32_t ret;
  7537. uint8_t add_l;
  7538. uint8_t add_h;
  7539. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_FSM_START_ADD_L, &add_l);
  7540. if (ret == 0) {
  7541. ret = lsm6dso_ln_pg_read_byte(ctx, LSM6DSO_FSM_START_ADD_H, &add_h);
  7542. *val = add_h;
  7543. *val = *val << 8;
  7544. *val += add_l;
  7545. }
  7546. return ret;
  7547. }
  7548. /**
  7549. * @}
  7550. *
  7551. */
  7552. /**
  7553. * @defgroup LSM6DSO_Sensor_hub
  7554. * @brief This section groups all the functions that manage the
  7555. * sensor hub.
  7556. * @{
  7557. *
  7558. */
  7559. /**
  7560. * @brief Sensor hub output registers.[get]
  7561. *
  7562. * @param ctx read / write interface definitions
  7563. * @param val values read from registers SENSOR_HUB_1 to SENSOR_HUB_18
  7564. * @param len number of consecutive register to read (max 18)
  7565. *
  7566. */
  7567. int32_t lsm6dso_sh_read_data_raw_get(stmdev_ctx_t *ctx, uint8_t *val,
  7568. uint8_t len)
  7569. {
  7570. int32_t ret;
  7571. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7572. if (ret == 0) {
  7573. ret = lsm6dso_read_reg(ctx, LSM6DSO_SENSOR_HUB_1, (uint8_t*) val, len);
  7574. }
  7575. if (ret == 0) {
  7576. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7577. }
  7578. return ret;
  7579. }
  7580. /**
  7581. * @brief Number of external sensors to be read by the sensor hub.[set]
  7582. *
  7583. * @param ctx read / write interface definitions
  7584. * @param val change the values of aux_sens_on in reg MASTER_CONFIG
  7585. *
  7586. */
  7587. int32_t lsm6dso_sh_slave_connected_set(stmdev_ctx_t *ctx,
  7588. lsm6dso_aux_sens_on_t val)
  7589. {
  7590. lsm6dso_master_config_t reg;
  7591. int32_t ret;
  7592. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7593. if (ret == 0) {
  7594. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7595. }
  7596. if (ret == 0) {
  7597. reg.aux_sens_on = (uint8_t)val;
  7598. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7599. }
  7600. if (ret == 0) {
  7601. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7602. }
  7603. return ret;
  7604. }
  7605. /**
  7606. * @brief Number of external sensors to be read by the sensor hub.[get]
  7607. *
  7608. * @param ctx read / write interface definitions
  7609. * @param val Get the values of aux_sens_on in reg MASTER_CONFIG
  7610. *
  7611. */
  7612. int32_t lsm6dso_sh_slave_connected_get(stmdev_ctx_t *ctx,
  7613. lsm6dso_aux_sens_on_t *val)
  7614. {
  7615. lsm6dso_master_config_t reg;
  7616. int32_t ret;
  7617. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7618. if (ret == 0) {
  7619. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7620. }
  7621. if (ret == 0) {
  7622. switch (reg.aux_sens_on) {
  7623. case LSM6DSO_SLV_0:
  7624. *val = LSM6DSO_SLV_0;
  7625. break;
  7626. case LSM6DSO_SLV_0_1:
  7627. *val = LSM6DSO_SLV_0_1;
  7628. break;
  7629. case LSM6DSO_SLV_0_1_2:
  7630. *val = LSM6DSO_SLV_0_1_2;
  7631. break;
  7632. case LSM6DSO_SLV_0_1_2_3:
  7633. *val = LSM6DSO_SLV_0_1_2_3;
  7634. break;
  7635. default:
  7636. *val = LSM6DSO_SLV_0;
  7637. break;
  7638. }
  7639. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7640. }
  7641. return ret;
  7642. }
  7643. /**
  7644. * @brief Sensor hub I2C master enable.[set]
  7645. *
  7646. * @param ctx read / write interface definitions
  7647. * @param val change the values of master_on in reg MASTER_CONFIG
  7648. *
  7649. */
  7650. int32_t lsm6dso_sh_master_set(stmdev_ctx_t *ctx, uint8_t val)
  7651. {
  7652. lsm6dso_master_config_t reg;
  7653. int32_t ret;
  7654. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7655. if (ret == 0) {
  7656. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7657. }
  7658. if (ret == 0) {
  7659. reg.master_on = val;
  7660. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7661. }
  7662. if (ret == 0) {
  7663. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7664. }
  7665. return ret;
  7666. }
  7667. /**
  7668. * @brief Sensor hub I2C master enable.[get]
  7669. *
  7670. * @param ctx read / write interface definitions
  7671. * @param val change the values of master_on in reg MASTER_CONFIG
  7672. *
  7673. */
  7674. int32_t lsm6dso_sh_master_get(stmdev_ctx_t *ctx, uint8_t *val)
  7675. {
  7676. lsm6dso_master_config_t reg;
  7677. int32_t ret;
  7678. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7679. if (ret == 0) {
  7680. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7681. }
  7682. if (ret == 0) {
  7683. *val = reg.master_on;
  7684. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7685. }
  7686. return ret;
  7687. }
  7688. /**
  7689. * @brief Master I2C pull-up enable.[set]
  7690. *
  7691. * @param ctx read / write interface definitions
  7692. * @param val change the values of shub_pu_en in reg MASTER_CONFIG
  7693. *
  7694. */
  7695. int32_t lsm6dso_sh_pin_mode_set(stmdev_ctx_t *ctx, lsm6dso_shub_pu_en_t val)
  7696. {
  7697. lsm6dso_master_config_t reg;
  7698. int32_t ret;
  7699. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7700. if (ret == 0) {
  7701. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7702. }
  7703. if (ret == 0) {
  7704. reg.shub_pu_en = (uint8_t)val;
  7705. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7706. }
  7707. if (ret == 0) {
  7708. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7709. }
  7710. return ret;
  7711. }
  7712. /**
  7713. * @brief Master I2C pull-up enable.[get]
  7714. *
  7715. * @param ctx read / write interface definitions
  7716. * @param val Get the values of shub_pu_en in reg MASTER_CONFIG
  7717. *
  7718. */
  7719. int32_t lsm6dso_sh_pin_mode_get(stmdev_ctx_t *ctx,
  7720. lsm6dso_shub_pu_en_t *val)
  7721. {
  7722. lsm6dso_master_config_t reg;
  7723. int32_t ret;
  7724. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7725. if (ret == 0) {
  7726. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7727. }
  7728. if (ret == 0) {
  7729. switch (reg.shub_pu_en) {
  7730. case LSM6DSO_EXT_PULL_UP:
  7731. *val = LSM6DSO_EXT_PULL_UP;
  7732. break;
  7733. case LSM6DSO_INTERNAL_PULL_UP:
  7734. *val = LSM6DSO_INTERNAL_PULL_UP;
  7735. break;
  7736. default:
  7737. *val = LSM6DSO_EXT_PULL_UP;
  7738. break;
  7739. }
  7740. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7741. }
  7742. return ret;
  7743. }
  7744. /**
  7745. * @brief I2C interface pass-through.[set]
  7746. *
  7747. * @param ctx read / write interface definitions
  7748. * @param val change the values of pass_through_mode in
  7749. * reg MASTER_CONFIG
  7750. *
  7751. */
  7752. int32_t lsm6dso_sh_pass_through_set(stmdev_ctx_t *ctx, uint8_t val)
  7753. {
  7754. lsm6dso_master_config_t reg;
  7755. int32_t ret;
  7756. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7757. if (ret == 0) {
  7758. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7759. }
  7760. if (ret == 0) {
  7761. reg.pass_through_mode = val;
  7762. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7763. }
  7764. if (ret == 0) {
  7765. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7766. }
  7767. return ret;
  7768. }
  7769. /**
  7770. * @brief I2C interface pass-through.[get]
  7771. *
  7772. * @param ctx read / write interface definitions
  7773. * @param val change the values of pass_through_mode in
  7774. * reg MASTER_CONFIG
  7775. *
  7776. */
  7777. int32_t lsm6dso_sh_pass_through_get(stmdev_ctx_t *ctx, uint8_t *val)
  7778. {
  7779. lsm6dso_master_config_t reg;
  7780. int32_t ret;
  7781. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7782. if (ret == 0) {
  7783. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7784. }
  7785. if (ret == 0) {
  7786. *val = reg.pass_through_mode;
  7787. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7788. }
  7789. return ret;
  7790. }
  7791. /**
  7792. * @brief Sensor hub trigger signal selection.[set]
  7793. *
  7794. * @param ctx read / write interface definitions
  7795. * @param val change the values of start_config in reg MASTER_CONFIG
  7796. *
  7797. */
  7798. int32_t lsm6dso_sh_syncro_mode_set(stmdev_ctx_t *ctx,
  7799. lsm6dso_start_config_t val)
  7800. {
  7801. lsm6dso_master_config_t reg;
  7802. int32_t ret;
  7803. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7804. if (ret == 0) {
  7805. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7806. }
  7807. if (ret == 0) {
  7808. reg.start_config = (uint8_t)val;
  7809. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7810. }
  7811. if (ret == 0) {
  7812. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7813. }
  7814. return ret;
  7815. }
  7816. /**
  7817. * @brief Sensor hub trigger signal selection.[get]
  7818. *
  7819. * @param ctx read / write interface definitions
  7820. * @param val Get the values of start_config in reg MASTER_CONFIG
  7821. *
  7822. */
  7823. int32_t lsm6dso_sh_syncro_mode_get(stmdev_ctx_t *ctx,
  7824. lsm6dso_start_config_t *val)
  7825. {
  7826. lsm6dso_master_config_t reg;
  7827. int32_t ret;
  7828. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7829. if (ret == 0) {
  7830. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7831. }
  7832. if (ret == 0) {
  7833. switch (reg.start_config) {
  7834. case LSM6DSO_EXT_ON_INT2_PIN:
  7835. *val = LSM6DSO_EXT_ON_INT2_PIN;
  7836. break;
  7837. case LSM6DSO_XL_GY_DRDY:
  7838. *val = LSM6DSO_XL_GY_DRDY;
  7839. break;
  7840. default:
  7841. *val = LSM6DSO_EXT_ON_INT2_PIN;
  7842. break;
  7843. }
  7844. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7845. }
  7846. return ret;
  7847. }
  7848. /**
  7849. * @brief Slave 0 write operation is performed only at the first
  7850. * sensor hub cycle.[set]
  7851. *
  7852. * @param ctx read / write interface definitions
  7853. * @param val change the values of write_once in reg MASTER_CONFIG
  7854. *
  7855. */
  7856. int32_t lsm6dso_sh_write_mode_set(stmdev_ctx_t *ctx,
  7857. lsm6dso_write_once_t val)
  7858. {
  7859. lsm6dso_master_config_t reg;
  7860. int32_t ret;
  7861. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7862. if (ret == 0) {
  7863. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7864. }
  7865. if (ret == 0) {
  7866. reg.write_once = (uint8_t)val;
  7867. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7868. }
  7869. if (ret == 0) {
  7870. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7871. }
  7872. return ret;
  7873. }
  7874. /**
  7875. * @brief Slave 0 write operation is performed only at the first sensor
  7876. * hub cycle.[get]
  7877. *
  7878. * @param ctx read / write interface definitions
  7879. * @param val Get the values of write_once in reg MASTER_CONFIG
  7880. *
  7881. */
  7882. int32_t lsm6dso_sh_write_mode_get(stmdev_ctx_t *ctx,
  7883. lsm6dso_write_once_t *val)
  7884. {
  7885. lsm6dso_master_config_t reg;
  7886. int32_t ret;
  7887. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7888. if (ret == 0) {
  7889. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7890. }
  7891. if (ret == 0) {
  7892. switch (reg.write_once) {
  7893. case LSM6DSO_EACH_SH_CYCLE:
  7894. *val = LSM6DSO_EACH_SH_CYCLE;
  7895. break;
  7896. case LSM6DSO_ONLY_FIRST_CYCLE:
  7897. *val = LSM6DSO_ONLY_FIRST_CYCLE;
  7898. break;
  7899. default:
  7900. *val = LSM6DSO_EACH_SH_CYCLE;
  7901. break;
  7902. }
  7903. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7904. }
  7905. return ret;
  7906. }
  7907. /**
  7908. * @brief Reset Master logic and output registers.[set]
  7909. *
  7910. * @param ctx read / write interface definitions
  7911. *
  7912. */
  7913. int32_t lsm6dso_sh_reset_set(stmdev_ctx_t *ctx)
  7914. {
  7915. lsm6dso_master_config_t reg;
  7916. int32_t ret;
  7917. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7918. if (ret == 0) {
  7919. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7920. }
  7921. if (ret == 0) {
  7922. reg.rst_master_regs = PROPERTY_ENABLE;
  7923. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7924. }
  7925. if (ret == 0) {
  7926. reg.rst_master_regs = PROPERTY_DISABLE;
  7927. ret = lsm6dso_write_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7928. }
  7929. if (ret == 0) {
  7930. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7931. }
  7932. return ret;
  7933. }
  7934. /**
  7935. * @brief Reset Master logic and output registers.[get]
  7936. *
  7937. * @param ctx read / write interface definitions
  7938. * @param val change the values of rst_master_regs in reg MASTER_CONFIG
  7939. *
  7940. */
  7941. int32_t lsm6dso_sh_reset_get(stmdev_ctx_t *ctx, uint8_t *val)
  7942. {
  7943. lsm6dso_master_config_t reg;
  7944. int32_t ret;
  7945. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7946. if (ret == 0) {
  7947. ret = lsm6dso_read_reg(ctx, LSM6DSO_MASTER_CONFIG, (uint8_t*)&reg, 1);
  7948. }
  7949. if (ret == 0) {
  7950. *val = reg.rst_master_regs;
  7951. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7952. }
  7953. return ret;
  7954. }
  7955. /**
  7956. * @brief Rate at which the master communicates.[set]
  7957. *
  7958. * @param ctx read / write interface definitions
  7959. * @param val change the values of shub_odr in reg slv1_CONFIG
  7960. *
  7961. */
  7962. int32_t lsm6dso_sh_data_rate_set(stmdev_ctx_t *ctx, lsm6dso_shub_odr_t val)
  7963. {
  7964. lsm6dso_slv0_config_t reg;
  7965. int32_t ret;
  7966. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7967. if (ret == 0) {
  7968. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  7969. }
  7970. if (ret == 0) {
  7971. reg.shub_odr = (uint8_t)val;
  7972. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  7973. }
  7974. if (ret == 0) {
  7975. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  7976. }
  7977. return ret;
  7978. }
  7979. /**
  7980. * @brief Rate at which the master communicates.[get]
  7981. *
  7982. * @param ctx read / write interface definitions
  7983. * @param val Get the values of shub_odr in reg slv1_CONFIG
  7984. *
  7985. */
  7986. int32_t lsm6dso_sh_data_rate_get(stmdev_ctx_t *ctx,
  7987. lsm6dso_shub_odr_t *val)
  7988. {
  7989. lsm6dso_slv0_config_t reg;
  7990. int32_t ret;
  7991. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  7992. if (ret == 0) {
  7993. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV1_CONFIG, (uint8_t*)&reg, 1);
  7994. }
  7995. if (ret == 0) {
  7996. switch (reg.shub_odr) {
  7997. case LSM6DSO_SH_ODR_104Hz:
  7998. *val = LSM6DSO_SH_ODR_104Hz;
  7999. break;
  8000. case LSM6DSO_SH_ODR_52Hz:
  8001. *val = LSM6DSO_SH_ODR_52Hz;
  8002. break;
  8003. case LSM6DSO_SH_ODR_26Hz:
  8004. *val = LSM6DSO_SH_ODR_26Hz;
  8005. break;
  8006. case LSM6DSO_SH_ODR_13Hz:
  8007. *val = LSM6DSO_SH_ODR_13Hz;
  8008. break;
  8009. default:
  8010. *val = LSM6DSO_SH_ODR_104Hz;
  8011. break;
  8012. }
  8013. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8014. }
  8015. return ret;
  8016. }
  8017. /**
  8018. * @brief Configure slave 0 for perform a write.[set]
  8019. *
  8020. * @param ctx read / write interface definitions
  8021. * @param val a structure that contain
  8022. * - uint8_t slv1_add; 8 bit i2c device address
  8023. * - uint8_t slv1_subadd; 8 bit register device address
  8024. * - uint8_t slv1_data; 8 bit data to write
  8025. *
  8026. */
  8027. int32_t lsm6dso_sh_cfg_write(stmdev_ctx_t *ctx, lsm6dso_sh_cfg_write_t *val)
  8028. {
  8029. lsm6dso_slv0_add_t reg;
  8030. int32_t ret;
  8031. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8032. if (ret == 0) {
  8033. reg.slave0 = val->slv0_add;
  8034. reg.rw_0 = 0;
  8035. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_ADD, (uint8_t*)&reg, 1);
  8036. }
  8037. if (ret == 0) {
  8038. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_SUBADD,
  8039. &(val->slv0_subadd), 1);
  8040. }
  8041. if (ret == 0) {
  8042. ret = lsm6dso_write_reg(ctx, LSM6DSO_DATAWRITE_SLV0,
  8043. &(val->slv0_data), 1);
  8044. }
  8045. if (ret == 0) {
  8046. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8047. }
  8048. return ret;
  8049. }
  8050. /**
  8051. * @brief Configure slave 0 for perform a read.[set]
  8052. *
  8053. * @param ctx read / write interface definitions
  8054. * @param val Structure that contain
  8055. * - uint8_t slv1_add; 8 bit i2c device address
  8056. * - uint8_t slv1_subadd; 8 bit register device address
  8057. * - uint8_t slv1_len; num of bit to read
  8058. *
  8059. */
  8060. int32_t lsm6dso_sh_slv0_cfg_read(stmdev_ctx_t *ctx,
  8061. lsm6dso_sh_cfg_read_t *val)
  8062. {
  8063. lsm6dso_slv0_add_t slv0_add;
  8064. lsm6dso_slv0_config_t slv0_config;
  8065. int32_t ret;
  8066. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8067. if (ret == 0) {
  8068. slv0_add.slave0 = val->slv_add;
  8069. slv0_add.rw_0 = 1;
  8070. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_ADD, (uint8_t*)&slv0_add, 1);
  8071. }
  8072. if (ret == 0) {
  8073. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_SUBADD,
  8074. &(val->slv_subadd), 1);
  8075. }
  8076. if (ret == 0) {
  8077. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV0_CONFIG,
  8078. (uint8_t*)&slv0_config, 1);
  8079. }
  8080. if (ret == 0) {
  8081. slv0_config.slave0_numop = val->slv_len;
  8082. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV0_CONFIG,
  8083. (uint8_t*)&slv0_config, 1);
  8084. }
  8085. if (ret == 0) {
  8086. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8087. }
  8088. return ret;
  8089. }
  8090. /**
  8091. * @brief Configure slave 0 for perform a write/read.[set]
  8092. *
  8093. * @param ctx read / write interface definitions
  8094. * @param val Structure that contain
  8095. * - uint8_t slv1_add; 8 bit i2c device address
  8096. * - uint8_t slv1_subadd; 8 bit register device address
  8097. * - uint8_t slv1_len; num of bit to read
  8098. *
  8099. */
  8100. int32_t lsm6dso_sh_slv1_cfg_read(stmdev_ctx_t *ctx,
  8101. lsm6dso_sh_cfg_read_t *val)
  8102. {
  8103. lsm6dso_slv1_add_t slv1_add;
  8104. lsm6dso_slv1_config_t slv1_config;
  8105. int32_t ret;
  8106. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8107. if (ret == 0) {
  8108. slv1_add.slave1_add = val->slv_add;
  8109. slv1_add.r_1 = 1;
  8110. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV1_ADD, (uint8_t*)&slv1_add, 1);
  8111. }
  8112. if (ret == 0) {
  8113. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV1_SUBADD,
  8114. &(val->slv_subadd), 1);
  8115. }
  8116. if (ret == 0) {
  8117. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV1_CONFIG,
  8118. (uint8_t*)&slv1_config, 1);
  8119. }
  8120. if (ret == 0) {
  8121. slv1_config.slave1_numop = val->slv_len;
  8122. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV1_CONFIG,
  8123. (uint8_t*)&slv1_config, 1);
  8124. }
  8125. if (ret == 0) {
  8126. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8127. }
  8128. return ret;
  8129. }
  8130. /**
  8131. * @brief Configure slave 0 for perform a write/read.[set]
  8132. *
  8133. * @param ctx read / write interface definitions
  8134. * @param val Structure that contain
  8135. * - uint8_t slv2_add; 8 bit i2c device address
  8136. * - uint8_t slv2_subadd; 8 bit register device address
  8137. * - uint8_t slv2_len; num of bit to read
  8138. *
  8139. */
  8140. int32_t lsm6dso_sh_slv2_cfg_read(stmdev_ctx_t *ctx,
  8141. lsm6dso_sh_cfg_read_t *val)
  8142. {
  8143. lsm6dso_slv2_add_t slv2_add;
  8144. lsm6dso_slv2_config_t slv2_config;
  8145. int32_t ret;
  8146. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8147. if (ret == 0) {
  8148. slv2_add.slave2_add = val->slv_add;
  8149. slv2_add.r_2 = 1;
  8150. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV2_ADD, (uint8_t*)&slv2_add, 1);
  8151. }
  8152. if (ret == 0) {
  8153. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV2_SUBADD,
  8154. &(val->slv_subadd), 1);
  8155. }
  8156. if (ret == 0) {
  8157. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV2_CONFIG,
  8158. (uint8_t*)&slv2_config, 1);
  8159. }
  8160. if (ret == 0) {
  8161. slv2_config.slave2_numop = val->slv_len;
  8162. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV2_CONFIG,
  8163. (uint8_t*)&slv2_config, 1);
  8164. }
  8165. if (ret == 0) {
  8166. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8167. }
  8168. return ret;
  8169. }
  8170. /**
  8171. * @brief Configure slave 0 for perform a write/read.[set]
  8172. *
  8173. * @param ctx read / write interface definitions
  8174. * @param val Structure that contain
  8175. * - uint8_t slv3_add; 8 bit i2c device address
  8176. * - uint8_t slv3_subadd; 8 bit register device address
  8177. * - uint8_t slv3_len; num of bit to read
  8178. *
  8179. */
  8180. int32_t lsm6dso_sh_slv3_cfg_read(stmdev_ctx_t *ctx,
  8181. lsm6dso_sh_cfg_read_t *val)
  8182. {
  8183. lsm6dso_slv3_add_t slv3_add;
  8184. lsm6dso_slv3_config_t slv3_config;
  8185. int32_t ret;
  8186. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8187. if (ret == 0) {
  8188. slv3_add.slave3_add = val->slv_add;
  8189. slv3_add.r_3 = 1;
  8190. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV3_ADD, (uint8_t*)&slv3_add, 1);
  8191. }
  8192. if (ret == 0) {
  8193. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV3_SUBADD,
  8194. &(val->slv_subadd), 1);
  8195. }
  8196. if (ret == 0) {
  8197. ret = lsm6dso_read_reg(ctx, LSM6DSO_SLV3_CONFIG,
  8198. (uint8_t*)&slv3_config, 1);
  8199. }
  8200. if (ret == 0) {
  8201. slv3_config.slave3_numop = val->slv_len;
  8202. ret = lsm6dso_write_reg(ctx, LSM6DSO_SLV3_CONFIG,
  8203. (uint8_t*)&slv3_config, 1);
  8204. }
  8205. if (ret == 0) {
  8206. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8207. }
  8208. return ret;
  8209. }
  8210. /**
  8211. * @brief Sensor hub source register.[get]
  8212. *
  8213. * @param ctx read / write interface definitions
  8214. * @param val union of registers from STATUS_MASTER to
  8215. *
  8216. */
  8217. int32_t lsm6dso_sh_status_get(stmdev_ctx_t *ctx,
  8218. lsm6dso_status_master_t *val)
  8219. {
  8220. int32_t ret;
  8221. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_SENSOR_HUB_BANK);
  8222. if (ret == 0) {
  8223. ret = lsm6dso_read_reg(ctx, LSM6DSO_STATUS_MASTER, (uint8_t*) val, 1);
  8224. }
  8225. if (ret == 0) {
  8226. ret = lsm6dso_mem_bank_set(ctx, LSM6DSO_USER_BANK);
  8227. }
  8228. return ret;
  8229. }
  8230. /**
  8231. * @}
  8232. *
  8233. */
  8234. /**
  8235. * @}
  8236. *
  8237. */
  8238. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/