custom_presets.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. #include <cc1101.h>
  2. /* ========================== DATA RATE SETTINGS ===============================
  3. *
  4. * This is how to configure registers MDMCFG3 and MDMCFG4.
  5. *
  6. * MDMCFG3 is the data rate mantissa, the exponent is in MDMCFG4,
  7. * last 4 bits of the register.
  8. *
  9. * The rate (assuming 26Mhz crystal) is calculated as follows:
  10. *
  11. * ((256+MDMCFG3)*(2^MDMCFG4:0..3bits)) / 2^28 * 26000000.
  12. *
  13. * For instance for the default values of MDMCFG3[0..3] (34) and MDMCFG4 (12):
  14. *
  15. * ((256+34)*(2^12))/(2^28)*26000000 = 115051.2688000000, that is 115KBaud
  16. *
  17. * ============================ BANDWIDTH FILTER ===============================
  18. *
  19. * Bandwidth filter setting:
  20. *
  21. * BW filter as just 16 possibilities depending on how the first nibble
  22. * (first 4 bits) of the MDMCFG4 bits are set. Instead of providing the
  23. * formula, it is simpler to show all the values of the nibble and the
  24. * corresponding bandwidth filter.
  25. *
  26. * 0 812khz
  27. * 1 650khz
  28. * 2 541khz
  29. * 3 464khz
  30. * 4 406khz
  31. * 5 325khz
  32. * 6 270khz
  33. * 7 232khz
  34. * 8 203khz
  35. * 9 162khz
  36. * a 135khz
  37. * b 116khz
  38. * c 102khz
  39. * d 82 khz
  40. * e 68 khz
  41. * f 58 khz
  42. *
  43. * ============================== FSK DEVIATION ================================
  44. *
  45. * FSK deviation is controlled by the DEVIATION register. In Ruby:
  46. *
  47. * dev = (26000000.0/2**17)*(8+(deviation&7))*(2**(deviation>>4&7))
  48. *
  49. * deviation&7 (last three bits) is the deviation mantissa, while
  50. * deviation>>4&7 (bits 6,5,4) are the exponent.
  51. *
  52. * Deviations values according to certain configuration of DEVIATION:
  53. *
  54. * 0x04 -> 2.380371 kHz
  55. * 0x24 -> 9.521484 kHz
  56. * 0x34 -> 19.042969 Khz
  57. * 0x40 -> 25.390625 Khz
  58. * 0x43 -> 34.912109 Khz
  59. * 0x45 -> 41.259765 Khz
  60. * 0x47 -> 47.607422 kHz
  61. */
  62. /* 20 KBaud, 2FSK, 28.56 kHz deviation, 325 Khz bandwidth filter. */
  63. static uint8_t protoview_subghz_tpms1_fsk_async_regs[][2] = {
  64. /* GPIO GD0 */
  65. {CC1101_IOCFG0, 0x0D}, // GD0 as async serial data output/input
  66. /* Frequency Synthesizer Control */
  67. {CC1101_FSCTRL1, 0x06}, // IF = (26*10^6) / (2^10) * 0x06 = 152343.75Hz
  68. /* Packet engine */
  69. {CC1101_PKTCTRL0, 0x32}, // Async, continious, no whitening
  70. {CC1101_PKTCTRL1, 0x04},
  71. // // Modem Configuration
  72. {CC1101_MDMCFG0, 0x00},
  73. {CC1101_MDMCFG1, 0x02},
  74. {CC1101_MDMCFG2, 0x04}, // Format 2-FSK/FM, No preamble/sync, Disable (current optimized). Other code reading TPMS uses GFSK, but should be the same when in RX mode.
  75. {CC1101_MDMCFG3, 0x93}, // Data rate is 20kBaud
  76. {CC1101_MDMCFG4, 0x59}, // Rx bandwidth filter is 325 kHz
  77. {CC1101_DEVIATN, 0x41}, // Deviation 28.56 kHz
  78. /* Main Radio Control State Machine */
  79. {CC1101_MCSM0, 0x18}, // Autocalibrate on idle-to-rx/tx, PO_TIMEOUT is 64 cycles(149-155us)
  80. /* Frequency Offset Compensation Configuration */
  81. {CC1101_FOCCFG,
  82. 0x16}, // no frequency offset compensation, POST_K same as PRE_K, PRE_K is 4K, GATE is off
  83. /* Automatic Gain Control */
  84. {CC1101_AGCCTRL0,
  85. 0x91}, //10 - Medium hysteresis, medium asymmetric dead zone, medium gain ; 01 - 16 samples agc; 00 - Normal AGC, 01 - 8dB boundary
  86. {CC1101_AGCCTRL1,
  87. 0x00}, // 0; 0 - LNA 2 gain is decreased to minimum before decreasing LNA gain; 00 - Relative carrier sense threshold disabled; 0000 - RSSI to MAIN_TARGET
  88. {CC1101_AGCCTRL2, 0x07}, // 00 - DVGA all; 000 - MAX LNA+LNA2; 111 - MAIN_TARGET 42 dB
  89. /* Wake on radio and timeouts control */
  90. {CC1101_WORCTRL, 0xFB}, // WOR_RES is 2^15 periods (0.91 - 0.94 s) 16.5 - 17.2 hours
  91. /* Frontend configuration */
  92. {CC1101_FREND0, 0x10}, // Adjusts current TX LO buffer
  93. {CC1101_FREND1, 0x56},
  94. /* End */
  95. {0, 0},
  96. /* CC1101 2FSK PATABLE. */
  97. {0xC0, 0}, {0,0}, {0,0}, {0,0}
  98. };
  99. /* This is like the default Flipper OOK 640Khz bandwidth preset, but
  100. * the bandwidth is changed to 10kBaud to accomodate TPMS frequency. */
  101. static const uint8_t protoview_subghz_tpms2_ook_async_regs[][2] = {
  102. /* GPIO GD0 */
  103. {CC1101_IOCFG0, 0x0D}, // GD0 as async serial data output/input
  104. /* FIFO and internals */
  105. {CC1101_FIFOTHR, 0x07}, // The only important bit is ADC_RETENTION
  106. /* Packet engine */
  107. {CC1101_PKTCTRL0, 0x32}, // Async, continious, no whitening
  108. /* Frequency Synthesizer Control */
  109. {CC1101_FSCTRL1, 0x06}, // IF = (26*10^6) / (2^10) * 0x06 = 152343.75Hz
  110. // Modem Configuration
  111. {CC1101_MDMCFG0, 0x00}, // Channel spacing is 25kHz
  112. {CC1101_MDMCFG1, 0x00}, // Channel spacing is 25kHz
  113. {CC1101_MDMCFG2, 0x30}, // Format ASK/OOK, No preamble/sync
  114. {CC1101_MDMCFG3, /*0x93*/ 0x32}, // Data rate is 10kBaud
  115. {CC1101_MDMCFG4, /*0x18*/ 0x17}, // Rx BW filter is 650.000kHz
  116. /* Main Radio Control State Machine */
  117. {CC1101_MCSM0, 0x18}, // Autocalibrate on idle-to-rx/tx, PO_TIMEOUT is 64 cycles(149-155us)
  118. /* Frequency Offset Compensation Configuration */
  119. {CC1101_FOCCFG,
  120. 0x18}, // no frequency offset compensation, POST_K same as PRE_K, PRE_K is 4K, GATE is off
  121. /* Automatic Gain Control */
  122. {CC1101_AGCCTRL0,
  123. 0x91}, // 10 - Medium hysteresis, medium asymmetric dead zone, medium gain ; 01 - 16 samples agc; 00 - Normal AGC, 01 - 8dB boundary
  124. {CC1101_AGCCTRL1,
  125. 0x0}, // 0; 0 - LNA 2 gain is decreased to minimum before decreasing LNA gain; 00 - Relative carrier sense threshold disabled; 0000 - RSSI to MAIN_TARGET
  126. {CC1101_AGCCTRL2, 0x07}, // 00 - DVGA all; 000 - MAX LNA+LNA2; 111 - MAIN_TARGET 42 dB
  127. /* Wake on radio and timeouts control */
  128. {CC1101_WORCTRL, 0xFB}, // WOR_RES is 2^15 periods (0.91 - 0.94 s) 16.5 - 17.2 hours
  129. /* Frontend configuration */
  130. {CC1101_FREND0, 0x11}, // Adjusts current TX LO buffer + high is PATABLE[1]
  131. {CC1101_FREND1, 0xB6}, //
  132. /* End */
  133. {0, 0},
  134. /* CC1101 OOK PATABLE. */
  135. {0, 0xC0}, {0,0}, {0,0}, {0,0}
  136. };
  137. /* 40 KBaud, 2FSK, 28 kHz deviation, 270 Khz bandwidth filter. */
  138. static uint8_t protoview_subghz_tpms3_fsk_async_regs[][2] = {
  139. /* GPIO GD0 */
  140. {CC1101_IOCFG0, 0x0D}, // GD0 as async serial data output/input
  141. /* Frequency Synthesizer Control */
  142. {CC1101_FSCTRL1, 0x06}, // IF = (26*10^6) / (2^10) * 0x06 = 152343.75Hz
  143. /* Packet engine */
  144. {CC1101_PKTCTRL0, 0x32}, // Async, continious, no whitening
  145. {CC1101_PKTCTRL1, 0x04},
  146. // // Modem Configuration
  147. {CC1101_MDMCFG0, 0x00},
  148. {CC1101_MDMCFG1, 0x02},
  149. {CC1101_MDMCFG2, 0x04}, // Format 2-FSK/FM, No preamble/sync, Disable (current optimized). Other code reading TPMS uses GFSK, but should be the same when in RX mode.
  150. {CC1101_MDMCFG3, 0x93}, // Data rate is 40kBaud
  151. {CC1101_MDMCFG4, 0x6A}, // 6 = BW filter 270kHz, A = Data rate exp
  152. {CC1101_DEVIATN, 0x41}, // Deviation 28kHz
  153. /* Main Radio Control State Machine */
  154. {CC1101_MCSM0, 0x18}, // Autocalibrate on idle-to-rx/tx, PO_TIMEOUT is 64 cycles(149-155us)
  155. /* Frequency Offset Compensation Configuration */
  156. {CC1101_FOCCFG,
  157. 0x16}, // no frequency offset compensation, POST_K same as PRE_K, PRE_K is 4K, GATE is off
  158. /* Automatic Gain Control */
  159. {CC1101_AGCCTRL0,
  160. 0x91}, //10 - Medium hysteresis, medium asymmetric dead zone, medium gain ; 01 - 16 samples agc; 00 - Normal AGC, 01 - 8dB boundary
  161. {CC1101_AGCCTRL1,
  162. 0x00}, // 0; 0 - LNA 2 gain is decreased to minimum before decreasing LNA gain; 00 - Relative carrier sense threshold disabled; 0000 - RSSI to MAIN_TARGET
  163. {CC1101_AGCCTRL2, 0x07}, // 00 - DVGA all; 000 - MAX LNA+LNA2; 111 - MAIN_TARGET 42 dB
  164. /* Wake on radio and timeouts control */
  165. {CC1101_WORCTRL, 0xFB}, // WOR_RES is 2^15 periods (0.91 - 0.94 s) 16.5 - 17.2 hours
  166. /* Frontend configuration */
  167. {CC1101_FREND0, 0x10}, // Adjusts current TX LO buffer
  168. {CC1101_FREND1, 0x56},
  169. /* End */
  170. {0, 0},
  171. /* CC1101 2FSK PATABLE. */
  172. {0xC0, 0}, {0,0}, {0,0}, {0,0}
  173. };
  174. /* FSK 19k dev, 325 Khz filter, 20kBaud. Works well with Toyota. */
  175. static uint8_t protoview_subghz_tpms4_fsk_async_regs[][2] = {
  176. /* GPIO GD0 */
  177. {CC1101_IOCFG0, 0x0D}, // GD0 as async serial data output/input
  178. /* Frequency Synthesizer Control */
  179. {CC1101_FSCTRL1, 0x06}, // IF = (26*10^6) / (2^10) * 0x06 = 152343.75Hz
  180. /* Packet engine */
  181. {CC1101_PKTCTRL0, 0x32}, // Async, continious, no whitening
  182. {CC1101_PKTCTRL1, 0x04},
  183. // // Modem Configuration
  184. {CC1101_MDMCFG0, 0x00},
  185. {CC1101_MDMCFG1, 0x02}, // 2 is the channel spacing exponet: not used
  186. {CC1101_MDMCFG2, 0x10}, // GFSK without any other check
  187. {CC1101_MDMCFG3, 0x93}, // Data rate is 20kBaud
  188. {CC1101_MDMCFG4, 0x59}, // Rx bandwidth filter is 325 kHz
  189. {CC1101_DEVIATN, 0x34}, // Deviation 19.04 Khz.
  190. /* Main Radio Control State Machine */
  191. {CC1101_MCSM0, 0x18}, // Autocalibrate on idle-to-rx/tx, PO_TIMEOUT is 64 cycles(149-155us)
  192. /* Frequency Offset Compensation Configuration */
  193. {CC1101_FOCCFG,
  194. 0x16}, // no frequency offset compensation, POST_K same as PRE_K, PRE_K is 4K, GATE is off
  195. /* Automatic Gain Control */
  196. {CC1101_AGCCTRL0, 0x80},
  197. {CC1101_AGCCTRL1, 0x58},
  198. {CC1101_AGCCTRL2, 0x87},
  199. /* Wake on radio and timeouts control */
  200. {CC1101_WORCTRL, 0xFB}, // WOR_RES is 2^15 periods (0.91 - 0.94 s) 16.5 - 17.2 hours
  201. /* Frontend configuration */
  202. {CC1101_FREND0, 0x10}, // Adjusts current TX LO buffer
  203. {CC1101_FREND1, 0x56},
  204. /* End */
  205. {0, 0},
  206. /* CC1101 2FSK PATABLE. */
  207. {0xC0, 0}, {0,0}, {0,0}, {0,0}
  208. };