furi_hal_interrupt.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. #include "furi_hal_interrupt.h"
  2. #include "furi_hal_delay.h"
  3. #include "furi_hal_os.h"
  4. #include <furi.h>
  5. #include <stm32wbxx.h>
  6. #include <stm32wbxx_ll_tim.h>
  7. #include <stm32wbxx_ll_rcc.h>
  8. #define TAG "FuriHalInterrupt"
  9. #define FURI_HAL_INTERRUPT_DEFAULT_PRIORITY 5
  10. typedef struct {
  11. FuriHalInterruptISR isr;
  12. void* context;
  13. } FuriHalInterruptISRPair;
  14. FuriHalInterruptISRPair furi_hal_interrupt_isr[FuriHalInterruptIdMax] = {0};
  15. const IRQn_Type furi_hal_interrupt_irqn[FuriHalInterruptIdMax] = {
  16. // TIM1, TIM16, TIM17
  17. [FuriHalInterruptIdTim1TrgComTim17] = TIM1_TRG_COM_TIM17_IRQn,
  18. [FuriHalInterruptIdTim1Cc] = TIM1_CC_IRQn,
  19. [FuriHalInterruptIdTim1UpTim16] = TIM1_UP_TIM16_IRQn,
  20. // TIM2
  21. [FuriHalInterruptIdTIM2] = TIM2_IRQn,
  22. // DMA1
  23. [FuriHalInterruptIdDma1Ch1] = DMA1_Channel1_IRQn,
  24. [FuriHalInterruptIdDma1Ch2] = DMA1_Channel2_IRQn,
  25. [FuriHalInterruptIdDma1Ch3] = DMA1_Channel3_IRQn,
  26. [FuriHalInterruptIdDma1Ch4] = DMA1_Channel4_IRQn,
  27. [FuriHalInterruptIdDma1Ch5] = DMA1_Channel5_IRQn,
  28. [FuriHalInterruptIdDma1Ch6] = DMA1_Channel6_IRQn,
  29. [FuriHalInterruptIdDma1Ch7] = DMA1_Channel7_IRQn,
  30. // DMA2
  31. [FuriHalInterruptIdDma2Ch1] = DMA2_Channel1_IRQn,
  32. [FuriHalInterruptIdDma2Ch2] = DMA2_Channel2_IRQn,
  33. [FuriHalInterruptIdDma2Ch3] = DMA2_Channel3_IRQn,
  34. [FuriHalInterruptIdDma2Ch4] = DMA2_Channel4_IRQn,
  35. [FuriHalInterruptIdDma2Ch5] = DMA2_Channel5_IRQn,
  36. [FuriHalInterruptIdDma2Ch6] = DMA2_Channel6_IRQn,
  37. [FuriHalInterruptIdDma2Ch7] = DMA2_Channel7_IRQn,
  38. // RCC
  39. [FuriHalInterruptIdRcc] = RCC_IRQn,
  40. // COMP
  41. [FuriHalInterruptIdCOMP] = COMP_IRQn,
  42. // HSEM
  43. [FuriHalInterruptIdHsem] = HSEM_IRQn,
  44. // LPTIMx
  45. [FuriHalInterruptIdLpTim1] = LPTIM1_IRQn,
  46. [FuriHalInterruptIdLpTim2] = LPTIM2_IRQn,
  47. };
  48. __attribute__((always_inline)) static inline void
  49. furi_hal_interrupt_call(FuriHalInterruptId index) {
  50. furi_assert(furi_hal_interrupt_isr[index].isr);
  51. furi_hal_interrupt_isr[index].isr(furi_hal_interrupt_isr[index].context);
  52. }
  53. __attribute__((always_inline)) static inline void
  54. furi_hal_interrupt_enable(FuriHalInterruptId index, uint16_t priority) {
  55. NVIC_SetPriority(
  56. furi_hal_interrupt_irqn[index],
  57. NVIC_EncodePriority(NVIC_GetPriorityGrouping(), priority, 0));
  58. NVIC_EnableIRQ(furi_hal_interrupt_irqn[index]);
  59. }
  60. __attribute__((always_inline)) static inline void
  61. furi_hal_interrupt_disable(FuriHalInterruptId index) {
  62. NVIC_DisableIRQ(furi_hal_interrupt_irqn[index]);
  63. }
  64. void furi_hal_interrupt_init() {
  65. NVIC_SetPriority(
  66. TAMP_STAMP_LSECSS_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 0, 0));
  67. NVIC_EnableIRQ(TAMP_STAMP_LSECSS_IRQn);
  68. NVIC_SetPriority(PendSV_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 15, 0));
  69. NVIC_SetPriority(FPU_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 15, 0));
  70. NVIC_EnableIRQ(FPU_IRQn);
  71. LL_SYSCFG_DisableIT_FPU_IOC();
  72. LL_SYSCFG_DisableIT_FPU_DZC();
  73. LL_SYSCFG_DisableIT_FPU_UFC();
  74. LL_SYSCFG_DisableIT_FPU_OFC();
  75. LL_SYSCFG_DisableIT_FPU_IDC();
  76. LL_SYSCFG_DisableIT_FPU_IXC();
  77. FURI_LOG_I(TAG, "Init OK");
  78. }
  79. void furi_hal_interrupt_set_isr(FuriHalInterruptId index, FuriHalInterruptISR isr, void* context) {
  80. furi_hal_interrupt_set_isr_ex(index, FURI_HAL_INTERRUPT_DEFAULT_PRIORITY, isr, context);
  81. }
  82. void furi_hal_interrupt_set_isr_ex(
  83. FuriHalInterruptId index,
  84. uint16_t priority,
  85. FuriHalInterruptISR isr,
  86. void* context) {
  87. furi_assert(index < FuriHalInterruptIdMax);
  88. furi_assert(priority < 15);
  89. furi_assert(furi_hal_interrupt_irqn[index]);
  90. if(isr) {
  91. // Pre ISR set
  92. furi_assert(furi_hal_interrupt_isr[index].isr == NULL);
  93. } else {
  94. // Pre ISR clear
  95. furi_assert(furi_hal_interrupt_isr[index].isr != NULL);
  96. furi_hal_interrupt_disable(index);
  97. }
  98. furi_hal_interrupt_isr[index].isr = isr;
  99. furi_hal_interrupt_isr[index].context = context;
  100. __DMB();
  101. if(isr) {
  102. // Post ISR set
  103. furi_hal_interrupt_enable(index, priority);
  104. } else {
  105. // Post ISR clear
  106. }
  107. }
  108. /* Timer 2 */
  109. void TIM2_IRQHandler() {
  110. furi_hal_interrupt_call(FuriHalInterruptIdTIM2);
  111. }
  112. /* Timer 1 Update */
  113. void TIM1_UP_TIM16_IRQHandler() {
  114. furi_hal_interrupt_call(FuriHalInterruptIdTim1UpTim16);
  115. }
  116. void TIM1_TRG_COM_TIM17_IRQHandler() {
  117. furi_hal_interrupt_call(FuriHalInterruptIdTim1TrgComTim17);
  118. }
  119. void TIM1_CC_IRQHandler() {
  120. furi_hal_interrupt_call(FuriHalInterruptIdTim1Cc);
  121. }
  122. /* DMA 1 */
  123. void DMA1_Channel1_IRQHandler() {
  124. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch1);
  125. }
  126. void DMA1_Channel2_IRQHandler() {
  127. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch2);
  128. }
  129. void DMA1_Channel3_IRQHandler() {
  130. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch3);
  131. }
  132. void DMA1_Channel4_IRQHandler() {
  133. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch4);
  134. }
  135. void DMA1_Channel5_IRQHandler() {
  136. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch5);
  137. }
  138. void DMA1_Channel6_IRQHandler() {
  139. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch6);
  140. }
  141. void DMA1_Channel7_IRQHandler() {
  142. furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch7);
  143. }
  144. /* DMA 2 */
  145. void DMA2_Channel1_IRQHandler() {
  146. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch1);
  147. }
  148. void DMA2_Channel2_IRQHandler() {
  149. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch2);
  150. }
  151. void DMA2_Channel3_IRQHandler() {
  152. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch3);
  153. }
  154. void DMA2_Channel4_IRQHandler() {
  155. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch4);
  156. }
  157. void DMA2_Channel5_IRQHandler() {
  158. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch5);
  159. }
  160. void DMA2_Channel6_IRQHandler() {
  161. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch6);
  162. }
  163. void DMA2_Channel7_IRQHandler() {
  164. furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch7);
  165. }
  166. void HSEM_IRQHandler() {
  167. furi_hal_interrupt_call(FuriHalInterruptIdHsem);
  168. }
  169. void TAMP_STAMP_LSECSS_IRQHandler(void) {
  170. if(LL_RCC_IsActiveFlag_LSECSS()) {
  171. LL_RCC_ClearFlag_LSECSS();
  172. if(!LL_RCC_LSE_IsReady()) {
  173. FURI_LOG_E(TAG, "LSE CSS fired: resetting system");
  174. NVIC_SystemReset();
  175. } else {
  176. FURI_LOG_E(TAG, "LSE CSS fired: but LSE is alive");
  177. }
  178. }
  179. }
  180. void RCC_IRQHandler() {
  181. furi_hal_interrupt_call(FuriHalInterruptIdRcc);
  182. }
  183. void NMI_Handler() {
  184. if(LL_RCC_IsActiveFlag_HSECSS()) {
  185. LL_RCC_ClearFlag_HSECSS();
  186. FURI_LOG_E(TAG, "HSE CSS fired: resetting system");
  187. NVIC_SystemReset();
  188. }
  189. }
  190. void HardFault_Handler() {
  191. furi_crash("HardFault");
  192. }
  193. void MemManage_Handler() {
  194. furi_crash("MemManage");
  195. }
  196. void BusFault_Handler() {
  197. furi_crash("BusFault");
  198. }
  199. void UsageFault_Handler() {
  200. furi_crash("UsageFault");
  201. }
  202. void DebugMon_Handler() {
  203. }
  204. #include "usbd_core.h"
  205. extern usbd_device udev;
  206. extern void HW_IPCC_Tx_Handler();
  207. extern void HW_IPCC_Rx_Handler();
  208. void SysTick_Handler() {
  209. furi_hal_os_tick();
  210. }
  211. void USB_LP_IRQHandler() {
  212. #ifndef FURI_RAM_EXEC
  213. usbd_poll(&udev);
  214. #endif
  215. }
  216. void USB_HP_IRQHandler() {
  217. }
  218. void IPCC_C1_TX_IRQHandler() {
  219. HW_IPCC_Tx_Handler();
  220. }
  221. void IPCC_C1_RX_IRQHandler() {
  222. HW_IPCC_Rx_Handler();
  223. }
  224. void FPU_IRQHandler() {
  225. furi_crash("FpuFault");
  226. }
  227. void LPTIM1_IRQHandler() {
  228. furi_hal_interrupt_call(FuriHalInterruptIdLpTim1);
  229. }
  230. void LPTIM2_IRQHandler() {
  231. furi_hal_interrupt_call(FuriHalInterruptIdLpTim2);
  232. }