lsm6ds3tr_c_reg.h 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448
  1. /**
  2. ******************************************************************************
  3. * @file lsm6ds3tr_c_reg.h
  4. * @author Sensors Software Solution Team
  5. * @brief This file contains all the functions prototypes for the
  6. * lsm6ds3tr_c_reg.c driver.
  7. ******************************************************************************
  8. * @attention
  9. *
  10. * <h2><center>&copy; Copyright (c) 2021 STMicroelectronics.
  11. * All rights reserved.</center></h2>
  12. *
  13. * This software component is licensed by ST under BSD 3-Clause license,
  14. * the "License"; You may not use this file except in compliance with the
  15. * License. You may obtain a copy of the License at:
  16. * opensource.org/licenses/BSD-3-Clause
  17. *
  18. ******************************************************************************
  19. */
  20. /* Define to prevent recursive inclusion -------------------------------------*/
  21. #ifndef LSM6DS3TR_C_DRIVER_H
  22. #define LSM6DS3TR_C_DRIVER_H
  23. #ifdef __cplusplus
  24. extern "C" {
  25. #endif
  26. /* Includes ------------------------------------------------------------------*/
  27. #include <stdint.h>
  28. #include <stddef.h>
  29. #include <math.h>
  30. /** @addtogroup LSM6DS3TR_C
  31. * @{
  32. *
  33. */
  34. /** @defgroup Endianness definitions
  35. * @{
  36. *
  37. */
  38. #ifndef DRV_BYTE_ORDER
  39. #ifndef __BYTE_ORDER__
  40. #define DRV_LITTLE_ENDIAN 1234
  41. #define DRV_BIG_ENDIAN 4321
  42. /** if _BYTE_ORDER is not defined, choose the endianness of your architecture
  43. * by uncommenting the define which fits your platform endianness
  44. */
  45. //#define DRV_BYTE_ORDER DRV_BIG_ENDIAN
  46. #define DRV_BYTE_ORDER DRV_LITTLE_ENDIAN
  47. #else /* defined __BYTE_ORDER__ */
  48. #define DRV_LITTLE_ENDIAN __ORDER_LITTLE_ENDIAN__
  49. #define DRV_BIG_ENDIAN __ORDER_BIG_ENDIAN__
  50. #define DRV_BYTE_ORDER __BYTE_ORDER__
  51. #endif /* __BYTE_ORDER__*/
  52. #endif /* DRV_BYTE_ORDER */
  53. /**
  54. * @}
  55. *
  56. */
  57. /** @defgroup STMicroelectronics sensors common types
  58. * @{
  59. *
  60. */
  61. #ifndef MEMS_SHARED_TYPES
  62. #define MEMS_SHARED_TYPES
  63. typedef struct {
  64. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  65. uint8_t bit0 : 1;
  66. uint8_t bit1 : 1;
  67. uint8_t bit2 : 1;
  68. uint8_t bit3 : 1;
  69. uint8_t bit4 : 1;
  70. uint8_t bit5 : 1;
  71. uint8_t bit6 : 1;
  72. uint8_t bit7 : 1;
  73. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  74. uint8_t bit7 : 1;
  75. uint8_t bit6 : 1;
  76. uint8_t bit5 : 1;
  77. uint8_t bit4 : 1;
  78. uint8_t bit3 : 1;
  79. uint8_t bit2 : 1;
  80. uint8_t bit1 : 1;
  81. uint8_t bit0 : 1;
  82. #endif /* DRV_BYTE_ORDER */
  83. } bitwise_t;
  84. #define PROPERTY_DISABLE (0U)
  85. #define PROPERTY_ENABLE (1U)
  86. /** @addtogroup Interfaces_Functions
  87. * @brief This section provide a set of functions used to read and
  88. * write a generic register of the device.
  89. * MANDATORY: return 0 -> no Error.
  90. * @{
  91. *
  92. */
  93. typedef int32_t (*stmdev_write_ptr)(void*, uint8_t, const uint8_t*, uint16_t);
  94. typedef int32_t (*stmdev_read_ptr)(void*, uint8_t, uint8_t*, uint16_t);
  95. typedef void (*stmdev_mdelay_ptr)(uint32_t millisec);
  96. typedef struct {
  97. /** Component mandatory fields **/
  98. stmdev_write_ptr write_reg;
  99. stmdev_read_ptr read_reg;
  100. /** Component optional fields **/
  101. stmdev_mdelay_ptr mdelay;
  102. /** Customizable optional pointer **/
  103. void* handle;
  104. } stmdev_ctx_t;
  105. /**
  106. * @}
  107. *
  108. */
  109. #endif /* MEMS_SHARED_TYPES */
  110. #ifndef MEMS_UCF_SHARED_TYPES
  111. #define MEMS_UCF_SHARED_TYPES
  112. /** @defgroup Generic address-data structure definition
  113. * @brief This structure is useful to load a predefined configuration
  114. * of a sensor.
  115. * You can create a sensor configuration by your own or using
  116. * Unico / Unicleo tools available on STMicroelectronics
  117. * web site.
  118. *
  119. * @{
  120. *
  121. */
  122. typedef struct {
  123. uint8_t address;
  124. uint8_t data;
  125. } ucf_line_t;
  126. /**
  127. * @}
  128. *
  129. */
  130. #endif /* MEMS_UCF_SHARED_TYPES */
  131. /**
  132. * @}
  133. *
  134. */
  135. /** @defgroup LSM6DS3TR_C_Infos
  136. * @{
  137. *
  138. */
  139. /** I2C Device Address 8 bit format if SA0=0 -> D5 if SA0=1 -> D7 **/
  140. #define LSM6DS3TR_C_I2C_ADD_L 0xD5U
  141. #define LSM6DS3TR_C_I2C_ADD_H 0xD7U
  142. /** Device Identification (Who am I) **/
  143. #define LSM6DS3TR_C_ID 0x6AU
  144. /**
  145. * @}
  146. *
  147. */
  148. #define LSM6DS3TR_C_FUNC_CFG_ACCESS 0x01U
  149. typedef struct {
  150. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  151. uint8_t not_used_01 : 5;
  152. uint8_t func_cfg_en : 3; /* func_cfg_en + func_cfg_en_b */
  153. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  154. uint8_t func_cfg_en : 3; /* func_cfg_en + func_cfg_en_b */
  155. uint8_t not_used_01 : 5;
  156. #endif /* DRV_BYTE_ORDER */
  157. } lsm6ds3tr_c_func_cfg_access_t;
  158. #define LSM6DS3TR_C_SENSOR_SYNC_TIME_FRAME 0x04U
  159. typedef struct {
  160. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  161. uint8_t tph : 4;
  162. uint8_t not_used_01 : 4;
  163. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  164. uint8_t not_used_01 : 4;
  165. uint8_t tph : 4;
  166. #endif /* DRV_BYTE_ORDER */
  167. } lsm6ds3tr_c_sensor_sync_time_frame_t;
  168. #define LSM6DS3TR_C_SENSOR_SYNC_RES_RATIO 0x05U
  169. typedef struct {
  170. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  171. uint8_t rr : 2;
  172. uint8_t not_used_01 : 6;
  173. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  174. uint8_t not_used_01 : 6;
  175. uint8_t rr : 2;
  176. #endif /* DRV_BYTE_ORDER */
  177. } lsm6ds3tr_c_sensor_sync_res_ratio_t;
  178. #define LSM6DS3TR_C_FIFO_CTRL1 0x06U
  179. typedef struct {
  180. uint8_t fth : 8; /* + FIFO_CTRL2(fth) */
  181. } lsm6ds3tr_c_fifo_ctrl1_t;
  182. #define LSM6DS3TR_C_FIFO_CTRL2 0x07U
  183. typedef struct {
  184. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  185. uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
  186. uint8_t fifo_temp_en : 1;
  187. uint8_t not_used_01 : 2;
  188. uint8_t timer_pedo_fifo_drdy : 1;
  189. uint8_t timer_pedo_fifo_en : 1;
  190. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  191. uint8_t timer_pedo_fifo_en : 1;
  192. uint8_t timer_pedo_fifo_drdy : 1;
  193. uint8_t not_used_01 : 2;
  194. uint8_t fifo_temp_en : 1;
  195. uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
  196. #endif /* DRV_BYTE_ORDER */
  197. } lsm6ds3tr_c_fifo_ctrl2_t;
  198. #define LSM6DS3TR_C_FIFO_CTRL3 0x08U
  199. typedef struct {
  200. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  201. uint8_t dec_fifo_xl : 3;
  202. uint8_t dec_fifo_gyro : 3;
  203. uint8_t not_used_01 : 2;
  204. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  205. uint8_t not_used_01 : 2;
  206. uint8_t dec_fifo_gyro : 3;
  207. uint8_t dec_fifo_xl : 3;
  208. #endif /* DRV_BYTE_ORDER */
  209. } lsm6ds3tr_c_fifo_ctrl3_t;
  210. #define LSM6DS3TR_C_FIFO_CTRL4 0x09U
  211. typedef struct {
  212. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  213. uint8_t dec_ds3_fifo : 3;
  214. uint8_t dec_ds4_fifo : 3;
  215. uint8_t only_high_data : 1;
  216. uint8_t stop_on_fth : 1;
  217. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  218. uint8_t stop_on_fth : 1;
  219. uint8_t only_high_data : 1;
  220. uint8_t dec_ds4_fifo : 3;
  221. uint8_t dec_ds3_fifo : 3;
  222. #endif /* DRV_BYTE_ORDER */
  223. } lsm6ds3tr_c_fifo_ctrl4_t;
  224. #define LSM6DS3TR_C_FIFO_CTRL5 0x0AU
  225. typedef struct {
  226. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  227. uint8_t fifo_mode : 3;
  228. uint8_t odr_fifo : 4;
  229. uint8_t not_used_01 : 1;
  230. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  231. uint8_t not_used_01 : 1;
  232. uint8_t odr_fifo : 4;
  233. uint8_t fifo_mode : 3;
  234. #endif /* DRV_BYTE_ORDER */
  235. } lsm6ds3tr_c_fifo_ctrl5_t;
  236. #define LSM6DS3TR_C_DRDY_PULSE_CFG_G 0x0BU
  237. typedef struct {
  238. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  239. uint8_t int2_wrist_tilt : 1;
  240. uint8_t not_used_01 : 6;
  241. uint8_t drdy_pulsed : 1;
  242. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  243. uint8_t drdy_pulsed : 1;
  244. uint8_t not_used_01 : 6;
  245. uint8_t int2_wrist_tilt : 1;
  246. #endif /* DRV_BYTE_ORDER */
  247. } lsm6ds3tr_c_drdy_pulse_cfg_g_t;
  248. #define LSM6DS3TR_C_INT1_CTRL 0x0DU
  249. typedef struct {
  250. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  251. uint8_t int1_drdy_xl : 1;
  252. uint8_t int1_drdy_g : 1;
  253. uint8_t int1_boot : 1;
  254. uint8_t int1_fth : 1;
  255. uint8_t int1_fifo_ovr : 1;
  256. uint8_t int1_full_flag : 1;
  257. uint8_t int1_sign_mot : 1;
  258. uint8_t int1_step_detector : 1;
  259. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  260. uint8_t int1_step_detector : 1;
  261. uint8_t int1_sign_mot : 1;
  262. uint8_t int1_full_flag : 1;
  263. uint8_t int1_fifo_ovr : 1;
  264. uint8_t int1_fth : 1;
  265. uint8_t int1_boot : 1;
  266. uint8_t int1_drdy_g : 1;
  267. uint8_t int1_drdy_xl : 1;
  268. #endif /* DRV_BYTE_ORDER */
  269. } lsm6ds3tr_c_int1_ctrl_t;
  270. #define LSM6DS3TR_C_INT2_CTRL 0x0EU
  271. typedef struct {
  272. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  273. uint8_t int2_drdy_xl : 1;
  274. uint8_t int2_drdy_g : 1;
  275. uint8_t int2_drdy_temp : 1;
  276. uint8_t int2_fth : 1;
  277. uint8_t int2_fifo_ovr : 1;
  278. uint8_t int2_full_flag : 1;
  279. uint8_t int2_step_count_ov : 1;
  280. uint8_t int2_step_delta : 1;
  281. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  282. uint8_t int2_step_delta : 1;
  283. uint8_t int2_step_count_ov : 1;
  284. uint8_t int2_full_flag : 1;
  285. uint8_t int2_fifo_ovr : 1;
  286. uint8_t int2_fth : 1;
  287. uint8_t int2_drdy_temp : 1;
  288. uint8_t int2_drdy_g : 1;
  289. uint8_t int2_drdy_xl : 1;
  290. #endif /* DRV_BYTE_ORDER */
  291. } lsm6ds3tr_c_int2_ctrl_t;
  292. #define LSM6DS3TR_C_WHO_AM_I 0x0FU
  293. #define LSM6DS3TR_C_CTRL1_XL 0x10U
  294. typedef struct {
  295. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  296. uint8_t bw0_xl : 1;
  297. uint8_t lpf1_bw_sel : 1;
  298. uint8_t fs_xl : 2;
  299. uint8_t odr_xl : 4;
  300. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  301. uint8_t odr_xl : 4;
  302. uint8_t fs_xl : 2;
  303. uint8_t lpf1_bw_sel : 1;
  304. uint8_t bw0_xl : 1;
  305. #endif /* DRV_BYTE_ORDER */
  306. } lsm6ds3tr_c_ctrl1_xl_t;
  307. #define LSM6DS3TR_C_CTRL2_G 0x11U
  308. typedef struct {
  309. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  310. uint8_t not_used_01 : 1;
  311. uint8_t fs_g : 3; /* fs_g + fs_125 */
  312. uint8_t odr_g : 4;
  313. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  314. uint8_t odr_g : 4;
  315. uint8_t fs_g : 3; /* fs_g + fs_125 */
  316. uint8_t not_used_01 : 1;
  317. #endif /* DRV_BYTE_ORDER */
  318. } lsm6ds3tr_c_ctrl2_g_t;
  319. #define LSM6DS3TR_C_CTRL3_C 0x12U
  320. typedef struct {
  321. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  322. uint8_t sw_reset : 1;
  323. uint8_t ble : 1;
  324. uint8_t if_inc : 1;
  325. uint8_t sim : 1;
  326. uint8_t pp_od : 1;
  327. uint8_t h_lactive : 1;
  328. uint8_t bdu : 1;
  329. uint8_t boot : 1;
  330. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  331. uint8_t boot : 1;
  332. uint8_t bdu : 1;
  333. uint8_t h_lactive : 1;
  334. uint8_t pp_od : 1;
  335. uint8_t sim : 1;
  336. uint8_t if_inc : 1;
  337. uint8_t ble : 1;
  338. uint8_t sw_reset : 1;
  339. #endif /* DRV_BYTE_ORDER */
  340. } lsm6ds3tr_c_ctrl3_c_t;
  341. #define LSM6DS3TR_C_CTRL4_C 0x13U
  342. typedef struct {
  343. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  344. uint8_t not_used_01 : 1;
  345. uint8_t lpf1_sel_g : 1;
  346. uint8_t i2c_disable : 1;
  347. uint8_t drdy_mask : 1;
  348. uint8_t den_drdy_int1 : 1;
  349. uint8_t int2_on_int1 : 1;
  350. uint8_t sleep : 1;
  351. uint8_t den_xl_en : 1;
  352. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  353. uint8_t den_xl_en : 1;
  354. uint8_t sleep : 1;
  355. uint8_t int2_on_int1 : 1;
  356. uint8_t den_drdy_int1 : 1;
  357. uint8_t drdy_mask : 1;
  358. uint8_t i2c_disable : 1;
  359. uint8_t lpf1_sel_g : 1;
  360. uint8_t not_used_01 : 1;
  361. #endif /* DRV_BYTE_ORDER */
  362. } lsm6ds3tr_c_ctrl4_c_t;
  363. #define LSM6DS3TR_C_CTRL5_C 0x14U
  364. typedef struct {
  365. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  366. uint8_t st_xl : 2;
  367. uint8_t st_g : 2;
  368. uint8_t den_lh : 1;
  369. uint8_t rounding : 3;
  370. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  371. uint8_t rounding : 3;
  372. uint8_t den_lh : 1;
  373. uint8_t st_g : 2;
  374. uint8_t st_xl : 2;
  375. #endif /* DRV_BYTE_ORDER */
  376. } lsm6ds3tr_c_ctrl5_c_t;
  377. #define LSM6DS3TR_C_CTRL6_C 0x15U
  378. typedef struct {
  379. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  380. uint8_t ftype : 2;
  381. uint8_t not_used_01 : 1;
  382. uint8_t usr_off_w : 1;
  383. uint8_t xl_hm_mode : 1;
  384. uint8_t den_mode : 3; /* trig_en + lvl_en + lvl2_en */
  385. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  386. uint8_t den_mode : 3; /* trig_en + lvl_en + lvl2_en */
  387. uint8_t xl_hm_mode : 1;
  388. uint8_t usr_off_w : 1;
  389. uint8_t not_used_01 : 1;
  390. uint8_t ftype : 2;
  391. #endif /* DRV_BYTE_ORDER */
  392. } lsm6ds3tr_c_ctrl6_c_t;
  393. #define LSM6DS3TR_C_CTRL7_G 0x16U
  394. typedef struct {
  395. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  396. uint8_t not_used_01 : 2;
  397. uint8_t rounding_status : 1;
  398. uint8_t not_used_02 : 1;
  399. uint8_t hpm_g : 2;
  400. uint8_t hp_en_g : 1;
  401. uint8_t g_hm_mode : 1;
  402. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  403. uint8_t g_hm_mode : 1;
  404. uint8_t hp_en_g : 1;
  405. uint8_t hpm_g : 2;
  406. uint8_t not_used_02 : 1;
  407. uint8_t rounding_status : 1;
  408. uint8_t not_used_01 : 2;
  409. #endif /* DRV_BYTE_ORDER */
  410. } lsm6ds3tr_c_ctrl7_g_t;
  411. #define LSM6DS3TR_C_CTRL8_XL 0x17U
  412. typedef struct {
  413. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  414. uint8_t low_pass_on_6d : 1;
  415. uint8_t not_used_01 : 1;
  416. uint8_t hp_slope_xl_en : 1;
  417. uint8_t input_composite : 1;
  418. uint8_t hp_ref_mode : 1;
  419. uint8_t hpcf_xl : 2;
  420. uint8_t lpf2_xl_en : 1;
  421. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  422. uint8_t lpf2_xl_en : 1;
  423. uint8_t hpcf_xl : 2;
  424. uint8_t hp_ref_mode : 1;
  425. uint8_t input_composite : 1;
  426. uint8_t hp_slope_xl_en : 1;
  427. uint8_t not_used_01 : 1;
  428. uint8_t low_pass_on_6d : 1;
  429. #endif /* DRV_BYTE_ORDER */
  430. } lsm6ds3tr_c_ctrl8_xl_t;
  431. #define LSM6DS3TR_C_CTRL9_XL 0x18U
  432. typedef struct {
  433. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  434. uint8_t not_used_01 : 2;
  435. uint8_t soft_en : 1;
  436. uint8_t not_used_02 : 1;
  437. uint8_t den_xl_g : 1;
  438. uint8_t den_z : 1;
  439. uint8_t den_y : 1;
  440. uint8_t den_x : 1;
  441. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  442. uint8_t den_x : 1;
  443. uint8_t den_y : 1;
  444. uint8_t den_z : 1;
  445. uint8_t den_xl_g : 1;
  446. uint8_t not_used_02 : 1;
  447. uint8_t soft_en : 1;
  448. uint8_t not_used_01 : 2;
  449. #endif /* DRV_BYTE_ORDER */
  450. } lsm6ds3tr_c_ctrl9_xl_t;
  451. #define LSM6DS3TR_C_CTRL10_C 0x19U
  452. typedef struct {
  453. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  454. uint8_t sign_motion_en : 1;
  455. uint8_t pedo_rst_step : 1;
  456. uint8_t func_en : 1;
  457. uint8_t tilt_en : 1;
  458. uint8_t pedo_en : 1;
  459. uint8_t timer_en : 1;
  460. uint8_t not_used_01 : 1;
  461. uint8_t wrist_tilt_en : 1;
  462. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  463. uint8_t wrist_tilt_en : 1;
  464. uint8_t not_used_01 : 1;
  465. uint8_t timer_en : 1;
  466. uint8_t pedo_en : 1;
  467. uint8_t tilt_en : 1;
  468. uint8_t func_en : 1;
  469. uint8_t pedo_rst_step : 1;
  470. uint8_t sign_motion_en : 1;
  471. #endif /* DRV_BYTE_ORDER */
  472. } lsm6ds3tr_c_ctrl10_c_t;
  473. #define LSM6DS3TR_C_MASTER_CONFIG 0x1AU
  474. typedef struct {
  475. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  476. uint8_t master_on : 1;
  477. uint8_t iron_en : 1;
  478. uint8_t pass_through_mode : 1;
  479. uint8_t pull_up_en : 1;
  480. uint8_t start_config : 1;
  481. uint8_t not_used_01 : 1;
  482. uint8_t data_valid_sel_fifo : 1;
  483. uint8_t drdy_on_int1 : 1;
  484. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  485. uint8_t drdy_on_int1 : 1;
  486. uint8_t data_valid_sel_fifo : 1;
  487. uint8_t not_used_01 : 1;
  488. uint8_t start_config : 1;
  489. uint8_t pull_up_en : 1;
  490. uint8_t pass_through_mode : 1;
  491. uint8_t iron_en : 1;
  492. uint8_t master_on : 1;
  493. #endif /* DRV_BYTE_ORDER */
  494. } lsm6ds3tr_c_master_config_t;
  495. #define LSM6DS3TR_C_WAKE_UP_SRC 0x1BU
  496. typedef struct {
  497. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  498. uint8_t z_wu : 1;
  499. uint8_t y_wu : 1;
  500. uint8_t x_wu : 1;
  501. uint8_t wu_ia : 1;
  502. uint8_t sleep_state_ia : 1;
  503. uint8_t ff_ia : 1;
  504. uint8_t not_used_01 : 2;
  505. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  506. uint8_t not_used_01 : 2;
  507. uint8_t ff_ia : 1;
  508. uint8_t sleep_state_ia : 1;
  509. uint8_t wu_ia : 1;
  510. uint8_t x_wu : 1;
  511. uint8_t y_wu : 1;
  512. uint8_t z_wu : 1;
  513. #endif /* DRV_BYTE_ORDER */
  514. } lsm6ds3tr_c_wake_up_src_t;
  515. #define LSM6DS3TR_C_TAP_SRC 0x1CU
  516. typedef struct {
  517. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  518. uint8_t z_tap : 1;
  519. uint8_t y_tap : 1;
  520. uint8_t x_tap : 1;
  521. uint8_t tap_sign : 1;
  522. uint8_t double_tap : 1;
  523. uint8_t single_tap : 1;
  524. uint8_t tap_ia : 1;
  525. uint8_t not_used_01 : 1;
  526. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  527. uint8_t not_used_01 : 1;
  528. uint8_t tap_ia : 1;
  529. uint8_t single_tap : 1;
  530. uint8_t double_tap : 1;
  531. uint8_t tap_sign : 1;
  532. uint8_t x_tap : 1;
  533. uint8_t y_tap : 1;
  534. uint8_t z_tap : 1;
  535. #endif /* DRV_BYTE_ORDER */
  536. } lsm6ds3tr_c_tap_src_t;
  537. #define LSM6DS3TR_C_D6D_SRC 0x1DU
  538. typedef struct {
  539. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  540. uint8_t xl : 1;
  541. uint8_t xh : 1;
  542. uint8_t yl : 1;
  543. uint8_t yh : 1;
  544. uint8_t zl : 1;
  545. uint8_t zh : 1;
  546. uint8_t d6d_ia : 1;
  547. uint8_t den_drdy : 1;
  548. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  549. uint8_t den_drdy : 1;
  550. uint8_t d6d_ia : 1;
  551. uint8_t zh : 1;
  552. uint8_t zl : 1;
  553. uint8_t yh : 1;
  554. uint8_t yl : 1;
  555. uint8_t xh : 1;
  556. uint8_t xl : 1;
  557. #endif /* DRV_BYTE_ORDER */
  558. } lsm6ds3tr_c_d6d_src_t;
  559. #define LSM6DS3TR_C_STATUS_REG 0x1EU
  560. typedef struct {
  561. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  562. uint8_t xlda : 1;
  563. uint8_t gda : 1;
  564. uint8_t tda : 1;
  565. uint8_t not_used_01 : 5;
  566. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  567. uint8_t not_used_01 : 5;
  568. uint8_t tda : 1;
  569. uint8_t gda : 1;
  570. uint8_t xlda : 1;
  571. #endif /* DRV_BYTE_ORDER */
  572. } lsm6ds3tr_c_status_reg_t;
  573. #define LSM6DS3TR_C_OUT_TEMP_L 0x20U
  574. #define LSM6DS3TR_C_OUT_TEMP_H 0x21U
  575. #define LSM6DS3TR_C_OUTX_L_G 0x22U
  576. #define LSM6DS3TR_C_OUTX_H_G 0x23U
  577. #define LSM6DS3TR_C_OUTY_L_G 0x24U
  578. #define LSM6DS3TR_C_OUTY_H_G 0x25U
  579. #define LSM6DS3TR_C_OUTZ_L_G 0x26U
  580. #define LSM6DS3TR_C_OUTZ_H_G 0x27U
  581. #define LSM6DS3TR_C_OUTX_L_XL 0x28U
  582. #define LSM6DS3TR_C_OUTX_H_XL 0x29U
  583. #define LSM6DS3TR_C_OUTY_L_XL 0x2AU
  584. #define LSM6DS3TR_C_OUTY_H_XL 0x2BU
  585. #define LSM6DS3TR_C_OUTZ_L_XL 0x2CU
  586. #define LSM6DS3TR_C_OUTZ_H_XL 0x2DU
  587. #define LSM6DS3TR_C_SENSORHUB1_REG 0x2EU
  588. typedef struct {
  589. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  590. uint8_t bit0 : 1;
  591. uint8_t bit1 : 1;
  592. uint8_t bit2 : 1;
  593. uint8_t bit3 : 1;
  594. uint8_t bit4 : 1;
  595. uint8_t bit5 : 1;
  596. uint8_t bit6 : 1;
  597. uint8_t bit7 : 1;
  598. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  599. uint8_t bit7 : 1;
  600. uint8_t bit6 : 1;
  601. uint8_t bit5 : 1;
  602. uint8_t bit4 : 1;
  603. uint8_t bit3 : 1;
  604. uint8_t bit2 : 1;
  605. uint8_t bit1 : 1;
  606. uint8_t bit0 : 1;
  607. #endif /* DRV_BYTE_ORDER */
  608. } lsm6ds3tr_c_sensorhub1_reg_t;
  609. #define LSM6DS3TR_C_SENSORHUB2_REG 0x2FU
  610. typedef struct {
  611. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  612. uint8_t bit0 : 1;
  613. uint8_t bit1 : 1;
  614. uint8_t bit2 : 1;
  615. uint8_t bit3 : 1;
  616. uint8_t bit4 : 1;
  617. uint8_t bit5 : 1;
  618. uint8_t bit6 : 1;
  619. uint8_t bit7 : 1;
  620. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  621. uint8_t bit7 : 1;
  622. uint8_t bit6 : 1;
  623. uint8_t bit5 : 1;
  624. uint8_t bit4 : 1;
  625. uint8_t bit3 : 1;
  626. uint8_t bit2 : 1;
  627. uint8_t bit1 : 1;
  628. uint8_t bit0 : 1;
  629. #endif /* DRV_BYTE_ORDER */
  630. } lsm6ds3tr_c_sensorhub2_reg_t;
  631. #define LSM6DS3TR_C_SENSORHUB3_REG 0x30U
  632. typedef struct {
  633. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  634. uint8_t bit0 : 1;
  635. uint8_t bit1 : 1;
  636. uint8_t bit2 : 1;
  637. uint8_t bit3 : 1;
  638. uint8_t bit4 : 1;
  639. uint8_t bit5 : 1;
  640. uint8_t bit6 : 1;
  641. uint8_t bit7 : 1;
  642. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  643. uint8_t bit7 : 1;
  644. uint8_t bit6 : 1;
  645. uint8_t bit5 : 1;
  646. uint8_t bit4 : 1;
  647. uint8_t bit3 : 1;
  648. uint8_t bit2 : 1;
  649. uint8_t bit1 : 1;
  650. uint8_t bit0 : 1;
  651. #endif /* DRV_BYTE_ORDER */
  652. } lsm6ds3tr_c_sensorhub3_reg_t;
  653. #define LSM6DS3TR_C_SENSORHUB4_REG 0x31U
  654. typedef struct {
  655. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  656. uint8_t bit0 : 1;
  657. uint8_t bit1 : 1;
  658. uint8_t bit2 : 1;
  659. uint8_t bit3 : 1;
  660. uint8_t bit4 : 1;
  661. uint8_t bit5 : 1;
  662. uint8_t bit6 : 1;
  663. uint8_t bit7 : 1;
  664. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  665. uint8_t bit7 : 1;
  666. uint8_t bit6 : 1;
  667. uint8_t bit5 : 1;
  668. uint8_t bit4 : 1;
  669. uint8_t bit3 : 1;
  670. uint8_t bit2 : 1;
  671. uint8_t bit1 : 1;
  672. uint8_t bit0 : 1;
  673. #endif /* DRV_BYTE_ORDER */
  674. } lsm6ds3tr_c_sensorhub4_reg_t;
  675. #define LSM6DS3TR_C_SENSORHUB5_REG 0x32U
  676. typedef struct {
  677. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  678. uint8_t bit0 : 1;
  679. uint8_t bit1 : 1;
  680. uint8_t bit2 : 1;
  681. uint8_t bit3 : 1;
  682. uint8_t bit4 : 1;
  683. uint8_t bit5 : 1;
  684. uint8_t bit6 : 1;
  685. uint8_t bit7 : 1;
  686. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  687. uint8_t bit7 : 1;
  688. uint8_t bit6 : 1;
  689. uint8_t bit5 : 1;
  690. uint8_t bit4 : 1;
  691. uint8_t bit3 : 1;
  692. uint8_t bit2 : 1;
  693. uint8_t bit1 : 1;
  694. uint8_t bit0 : 1;
  695. #endif /* DRV_BYTE_ORDER */
  696. } lsm6ds3tr_c_sensorhub5_reg_t;
  697. #define LSM6DS3TR_C_SENSORHUB6_REG 0x33U
  698. typedef struct {
  699. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  700. uint8_t bit0 : 1;
  701. uint8_t bit1 : 1;
  702. uint8_t bit2 : 1;
  703. uint8_t bit3 : 1;
  704. uint8_t bit4 : 1;
  705. uint8_t bit5 : 1;
  706. uint8_t bit6 : 1;
  707. uint8_t bit7 : 1;
  708. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  709. uint8_t bit7 : 1;
  710. uint8_t bit6 : 1;
  711. uint8_t bit5 : 1;
  712. uint8_t bit4 : 1;
  713. uint8_t bit3 : 1;
  714. uint8_t bit2 : 1;
  715. uint8_t bit1 : 1;
  716. uint8_t bit0 : 1;
  717. #endif /* DRV_BYTE_ORDER */
  718. } lsm6ds3tr_c_sensorhub6_reg_t;
  719. #define LSM6DS3TR_C_SENSORHUB7_REG 0x34U
  720. typedef struct {
  721. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  722. uint8_t bit0 : 1;
  723. uint8_t bit1 : 1;
  724. uint8_t bit2 : 1;
  725. uint8_t bit3 : 1;
  726. uint8_t bit4 : 1;
  727. uint8_t bit5 : 1;
  728. uint8_t bit6 : 1;
  729. uint8_t bit7 : 1;
  730. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  731. uint8_t bit7 : 1;
  732. uint8_t bit6 : 1;
  733. uint8_t bit5 : 1;
  734. uint8_t bit4 : 1;
  735. uint8_t bit3 : 1;
  736. uint8_t bit2 : 1;
  737. uint8_t bit1 : 1;
  738. uint8_t bit0 : 1;
  739. #endif /* DRV_BYTE_ORDER */
  740. } lsm6ds3tr_c_sensorhub7_reg_t;
  741. #define LSM6DS3TR_C_SENSORHUB8_REG 0x35U
  742. typedef struct {
  743. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  744. uint8_t bit0 : 1;
  745. uint8_t bit1 : 1;
  746. uint8_t bit2 : 1;
  747. uint8_t bit3 : 1;
  748. uint8_t bit4 : 1;
  749. uint8_t bit5 : 1;
  750. uint8_t bit6 : 1;
  751. uint8_t bit7 : 1;
  752. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  753. uint8_t bit7 : 1;
  754. uint8_t bit6 : 1;
  755. uint8_t bit5 : 1;
  756. uint8_t bit4 : 1;
  757. uint8_t bit3 : 1;
  758. uint8_t bit2 : 1;
  759. uint8_t bit1 : 1;
  760. uint8_t bit0 : 1;
  761. #endif /* DRV_BYTE_ORDER */
  762. } lsm6ds3tr_c_sensorhub8_reg_t;
  763. #define LSM6DS3TR_C_SENSORHUB9_REG 0x36U
  764. typedef struct {
  765. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  766. uint8_t bit0 : 1;
  767. uint8_t bit1 : 1;
  768. uint8_t bit2 : 1;
  769. uint8_t bit3 : 1;
  770. uint8_t bit4 : 1;
  771. uint8_t bit5 : 1;
  772. uint8_t bit6 : 1;
  773. uint8_t bit7 : 1;
  774. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  775. uint8_t bit7 : 1;
  776. uint8_t bit6 : 1;
  777. uint8_t bit5 : 1;
  778. uint8_t bit4 : 1;
  779. uint8_t bit3 : 1;
  780. uint8_t bit2 : 1;
  781. uint8_t bit1 : 1;
  782. uint8_t bit0 : 1;
  783. #endif /* DRV_BYTE_ORDER */
  784. } lsm6ds3tr_c_sensorhub9_reg_t;
  785. #define LSM6DS3TR_C_SENSORHUB10_REG 0x37U
  786. typedef struct {
  787. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  788. uint8_t bit0 : 1;
  789. uint8_t bit1 : 1;
  790. uint8_t bit2 : 1;
  791. uint8_t bit3 : 1;
  792. uint8_t bit4 : 1;
  793. uint8_t bit5 : 1;
  794. uint8_t bit6 : 1;
  795. uint8_t bit7 : 1;
  796. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  797. uint8_t bit7 : 1;
  798. uint8_t bit6 : 1;
  799. uint8_t bit5 : 1;
  800. uint8_t bit4 : 1;
  801. uint8_t bit3 : 1;
  802. uint8_t bit2 : 1;
  803. uint8_t bit1 : 1;
  804. uint8_t bit0 : 1;
  805. #endif /* DRV_BYTE_ORDER */
  806. } lsm6ds3tr_c_sensorhub10_reg_t;
  807. #define LSM6DS3TR_C_SENSORHUB11_REG 0x38U
  808. typedef struct {
  809. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  810. uint8_t bit0 : 1;
  811. uint8_t bit1 : 1;
  812. uint8_t bit2 : 1;
  813. uint8_t bit3 : 1;
  814. uint8_t bit4 : 1;
  815. uint8_t bit5 : 1;
  816. uint8_t bit6 : 1;
  817. uint8_t bit7 : 1;
  818. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  819. uint8_t bit7 : 1;
  820. uint8_t bit6 : 1;
  821. uint8_t bit5 : 1;
  822. uint8_t bit4 : 1;
  823. uint8_t bit3 : 1;
  824. uint8_t bit2 : 1;
  825. uint8_t bit1 : 1;
  826. uint8_t bit0 : 1;
  827. #endif /* DRV_BYTE_ORDER */
  828. } lsm6ds3tr_c_sensorhub11_reg_t;
  829. #define LSM6DS3TR_C_SENSORHUB12_REG 0x39U
  830. typedef struct {
  831. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  832. uint8_t bit0 : 1;
  833. uint8_t bit1 : 1;
  834. uint8_t bit2 : 1;
  835. uint8_t bit3 : 1;
  836. uint8_t bit4 : 1;
  837. uint8_t bit5 : 1;
  838. uint8_t bit6 : 1;
  839. uint8_t bit7 : 1;
  840. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  841. uint8_t bit7 : 1;
  842. uint8_t bit6 : 1;
  843. uint8_t bit5 : 1;
  844. uint8_t bit4 : 1;
  845. uint8_t bit3 : 1;
  846. uint8_t bit2 : 1;
  847. uint8_t bit1 : 1;
  848. uint8_t bit0 : 1;
  849. #endif /* DRV_BYTE_ORDER */
  850. } lsm6ds3tr_c_sensorhub12_reg_t;
  851. #define LSM6DS3TR_C_FIFO_STATUS1 0x3AU
  852. typedef struct {
  853. uint8_t diff_fifo : 8; /* + FIFO_STATUS2(diff_fifo) */
  854. } lsm6ds3tr_c_fifo_status1_t;
  855. #define LSM6DS3TR_C_FIFO_STATUS2 0x3BU
  856. typedef struct {
  857. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  858. uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
  859. uint8_t not_used_01 : 1;
  860. uint8_t fifo_empty : 1;
  861. uint8_t fifo_full_smart : 1;
  862. uint8_t over_run : 1;
  863. uint8_t waterm : 1;
  864. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  865. uint8_t waterm : 1;
  866. uint8_t over_run : 1;
  867. uint8_t fifo_full_smart : 1;
  868. uint8_t fifo_empty : 1;
  869. uint8_t not_used_01 : 1;
  870. uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
  871. #endif /* DRV_BYTE_ORDER */
  872. } lsm6ds3tr_c_fifo_status2_t;
  873. #define LSM6DS3TR_C_FIFO_STATUS3 0x3CU
  874. typedef struct {
  875. uint8_t fifo_pattern : 8; /* + FIFO_STATUS4(fifo_pattern) */
  876. } lsm6ds3tr_c_fifo_status3_t;
  877. #define LSM6DS3TR_C_FIFO_STATUS4 0x3DU
  878. typedef struct {
  879. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  880. uint8_t fifo_pattern : 2; /* + FIFO_STATUS3(fifo_pattern) */
  881. uint8_t not_used_01 : 6;
  882. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  883. uint8_t not_used_01 : 6;
  884. uint8_t fifo_pattern : 2; /* + FIFO_STATUS3(fifo_pattern) */
  885. #endif /* DRV_BYTE_ORDER */
  886. } lsm6ds3tr_c_fifo_status4_t;
  887. #define LSM6DS3TR_C_FIFO_DATA_OUT_L 0x3EU
  888. #define LSM6DS3TR_C_FIFO_DATA_OUT_H 0x3FU
  889. #define LSM6DS3TR_C_TIMESTAMP0_REG 0x40U
  890. #define LSM6DS3TR_C_TIMESTAMP1_REG 0x41U
  891. #define LSM6DS3TR_C_TIMESTAMP2_REG 0x42U
  892. #define LSM6DS3TR_C_STEP_TIMESTAMP_L 0x49U
  893. #define LSM6DS3TR_C_STEP_TIMESTAMP_H 0x4AU
  894. #define LSM6DS3TR_C_STEP_COUNTER_L 0x4BU
  895. #define LSM6DS3TR_C_STEP_COUNTER_H 0x4CU
  896. #define LSM6DS3TR_C_SENSORHUB13_REG 0x4DU
  897. typedef struct {
  898. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  899. uint8_t bit0 : 1;
  900. uint8_t bit1 : 1;
  901. uint8_t bit2 : 1;
  902. uint8_t bit3 : 1;
  903. uint8_t bit4 : 1;
  904. uint8_t bit5 : 1;
  905. uint8_t bit6 : 1;
  906. uint8_t bit7 : 1;
  907. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  908. uint8_t bit7 : 1;
  909. uint8_t bit6 : 1;
  910. uint8_t bit5 : 1;
  911. uint8_t bit4 : 1;
  912. uint8_t bit3 : 1;
  913. uint8_t bit2 : 1;
  914. uint8_t bit1 : 1;
  915. uint8_t bit0 : 1;
  916. #endif /* DRV_BYTE_ORDER */
  917. } lsm6ds3tr_c_sensorhub13_reg_t;
  918. #define LSM6DS3TR_C_SENSORHUB14_REG 0x4EU
  919. typedef struct {
  920. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  921. uint8_t bit0 : 1;
  922. uint8_t bit1 : 1;
  923. uint8_t bit2 : 1;
  924. uint8_t bit3 : 1;
  925. uint8_t bit4 : 1;
  926. uint8_t bit5 : 1;
  927. uint8_t bit6 : 1;
  928. uint8_t bit7 : 1;
  929. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  930. uint8_t bit7 : 1;
  931. uint8_t bit6 : 1;
  932. uint8_t bit5 : 1;
  933. uint8_t bit4 : 1;
  934. uint8_t bit3 : 1;
  935. uint8_t bit2 : 1;
  936. uint8_t bit1 : 1;
  937. uint8_t bit0 : 1;
  938. #endif /* DRV_BYTE_ORDER */
  939. } lsm6ds3tr_c_sensorhub14_reg_t;
  940. #define LSM6DS3TR_C_SENSORHUB15_REG 0x4FU
  941. typedef struct {
  942. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  943. uint8_t bit0 : 1;
  944. uint8_t bit1 : 1;
  945. uint8_t bit2 : 1;
  946. uint8_t bit3 : 1;
  947. uint8_t bit4 : 1;
  948. uint8_t bit5 : 1;
  949. uint8_t bit6 : 1;
  950. uint8_t bit7 : 1;
  951. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  952. uint8_t bit7 : 1;
  953. uint8_t bit6 : 1;
  954. uint8_t bit5 : 1;
  955. uint8_t bit4 : 1;
  956. uint8_t bit3 : 1;
  957. uint8_t bit2 : 1;
  958. uint8_t bit1 : 1;
  959. uint8_t bit0 : 1;
  960. #endif /* DRV_BYTE_ORDER */
  961. } lsm6ds3tr_c_sensorhub15_reg_t;
  962. #define LSM6DS3TR_C_SENSORHUB16_REG 0x50U
  963. typedef struct {
  964. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  965. uint8_t bit0 : 1;
  966. uint8_t bit1 : 1;
  967. uint8_t bit2 : 1;
  968. uint8_t bit3 : 1;
  969. uint8_t bit4 : 1;
  970. uint8_t bit5 : 1;
  971. uint8_t bit6 : 1;
  972. uint8_t bit7 : 1;
  973. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  974. uint8_t bit7 : 1;
  975. uint8_t bit6 : 1;
  976. uint8_t bit5 : 1;
  977. uint8_t bit4 : 1;
  978. uint8_t bit3 : 1;
  979. uint8_t bit2 : 1;
  980. uint8_t bit1 : 1;
  981. uint8_t bit0 : 1;
  982. #endif /* DRV_BYTE_ORDER */
  983. } lsm6ds3tr_c_sensorhub16_reg_t;
  984. #define LSM6DS3TR_C_SENSORHUB17_REG 0x51U
  985. typedef struct {
  986. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  987. uint8_t bit0 : 1;
  988. uint8_t bit1 : 1;
  989. uint8_t bit2 : 1;
  990. uint8_t bit3 : 1;
  991. uint8_t bit4 : 1;
  992. uint8_t bit5 : 1;
  993. uint8_t bit6 : 1;
  994. uint8_t bit7 : 1;
  995. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  996. uint8_t bit7 : 1;
  997. uint8_t bit6 : 1;
  998. uint8_t bit5 : 1;
  999. uint8_t bit4 : 1;
  1000. uint8_t bit3 : 1;
  1001. uint8_t bit2 : 1;
  1002. uint8_t bit1 : 1;
  1003. uint8_t bit0 : 1;
  1004. #endif /* DRV_BYTE_ORDER */
  1005. } lsm6ds3tr_c_sensorhub17_reg_t;
  1006. #define LSM6DS3TR_C_SENSORHUB18_REG 0x52U
  1007. typedef struct {
  1008. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1009. uint8_t bit0 : 1;
  1010. uint8_t bit1 : 1;
  1011. uint8_t bit2 : 1;
  1012. uint8_t bit3 : 1;
  1013. uint8_t bit4 : 1;
  1014. uint8_t bit5 : 1;
  1015. uint8_t bit6 : 1;
  1016. uint8_t bit7 : 1;
  1017. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1018. uint8_t bit7 : 1;
  1019. uint8_t bit6 : 1;
  1020. uint8_t bit5 : 1;
  1021. uint8_t bit4 : 1;
  1022. uint8_t bit3 : 1;
  1023. uint8_t bit2 : 1;
  1024. uint8_t bit1 : 1;
  1025. uint8_t bit0 : 1;
  1026. #endif /* DRV_BYTE_ORDER */
  1027. } lsm6ds3tr_c_sensorhub18_reg_t;
  1028. #define LSM6DS3TR_C_FUNC_SRC1 0x53U
  1029. typedef struct {
  1030. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1031. uint8_t sensorhub_end_op : 1;
  1032. uint8_t si_end_op : 1;
  1033. uint8_t hi_fail : 1;
  1034. uint8_t step_overflow : 1;
  1035. uint8_t step_detected : 1;
  1036. uint8_t tilt_ia : 1;
  1037. uint8_t sign_motion_ia : 1;
  1038. uint8_t step_count_delta_ia : 1;
  1039. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1040. uint8_t step_count_delta_ia : 1;
  1041. uint8_t sign_motion_ia : 1;
  1042. uint8_t tilt_ia : 1;
  1043. uint8_t step_detected : 1;
  1044. uint8_t step_overflow : 1;
  1045. uint8_t hi_fail : 1;
  1046. uint8_t si_end_op : 1;
  1047. uint8_t sensorhub_end_op : 1;
  1048. #endif /* DRV_BYTE_ORDER */
  1049. } lsm6ds3tr_c_func_src1_t;
  1050. #define LSM6DS3TR_C_FUNC_SRC2 0x54U
  1051. typedef struct {
  1052. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1053. uint8_t wrist_tilt_ia : 1;
  1054. uint8_t not_used_01 : 2;
  1055. uint8_t slave0_nack : 1;
  1056. uint8_t slave1_nack : 1;
  1057. uint8_t slave2_nack : 1;
  1058. uint8_t slave3_nack : 1;
  1059. uint8_t not_used_02 : 1;
  1060. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1061. uint8_t not_used_02 : 1;
  1062. uint8_t slave3_nack : 1;
  1063. uint8_t slave2_nack : 1;
  1064. uint8_t slave1_nack : 1;
  1065. uint8_t slave0_nack : 1;
  1066. uint8_t not_used_01 : 2;
  1067. uint8_t wrist_tilt_ia : 1;
  1068. #endif /* DRV_BYTE_ORDER */
  1069. } lsm6ds3tr_c_func_src2_t;
  1070. #define LSM6DS3TR_C_WRIST_TILT_IA 0x55U
  1071. typedef struct {
  1072. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1073. uint8_t not_used_01 : 2;
  1074. uint8_t wrist_tilt_ia_zneg : 1;
  1075. uint8_t wrist_tilt_ia_zpos : 1;
  1076. uint8_t wrist_tilt_ia_yneg : 1;
  1077. uint8_t wrist_tilt_ia_ypos : 1;
  1078. uint8_t wrist_tilt_ia_xneg : 1;
  1079. uint8_t wrist_tilt_ia_xpos : 1;
  1080. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1081. uint8_t wrist_tilt_ia_xpos : 1;
  1082. uint8_t wrist_tilt_ia_xneg : 1;
  1083. uint8_t wrist_tilt_ia_ypos : 1;
  1084. uint8_t wrist_tilt_ia_yneg : 1;
  1085. uint8_t wrist_tilt_ia_zpos : 1;
  1086. uint8_t wrist_tilt_ia_zneg : 1;
  1087. uint8_t not_used_01 : 2;
  1088. #endif /* DRV_BYTE_ORDER */
  1089. } lsm6ds3tr_c_wrist_tilt_ia_t;
  1090. #define LSM6DS3TR_C_TAP_CFG 0x58U
  1091. typedef struct {
  1092. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1093. uint8_t lir : 1;
  1094. uint8_t tap_z_en : 1;
  1095. uint8_t tap_y_en : 1;
  1096. uint8_t tap_x_en : 1;
  1097. uint8_t slope_fds : 1;
  1098. uint8_t inact_en : 2;
  1099. uint8_t interrupts_enable : 1;
  1100. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1101. uint8_t interrupts_enable : 1;
  1102. uint8_t inact_en : 2;
  1103. uint8_t slope_fds : 1;
  1104. uint8_t tap_x_en : 1;
  1105. uint8_t tap_y_en : 1;
  1106. uint8_t tap_z_en : 1;
  1107. uint8_t lir : 1;
  1108. #endif /* DRV_BYTE_ORDER */
  1109. } lsm6ds3tr_c_tap_cfg_t;
  1110. #define LSM6DS3TR_C_TAP_THS_6D 0x59U
  1111. typedef struct {
  1112. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1113. uint8_t tap_ths : 5;
  1114. uint8_t sixd_ths : 2;
  1115. uint8_t d4d_en : 1;
  1116. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1117. uint8_t d4d_en : 1;
  1118. uint8_t sixd_ths : 2;
  1119. uint8_t tap_ths : 5;
  1120. #endif /* DRV_BYTE_ORDER */
  1121. } lsm6ds3tr_c_tap_ths_6d_t;
  1122. #define LSM6DS3TR_C_INT_DUR2 0x5AU
  1123. typedef struct {
  1124. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1125. uint8_t shock : 2;
  1126. uint8_t quiet : 2;
  1127. uint8_t dur : 4;
  1128. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1129. uint8_t dur : 4;
  1130. uint8_t quiet : 2;
  1131. uint8_t shock : 2;
  1132. #endif /* DRV_BYTE_ORDER */
  1133. } lsm6ds3tr_c_int_dur2_t;
  1134. #define LSM6DS3TR_C_WAKE_UP_THS 0x5BU
  1135. typedef struct {
  1136. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1137. uint8_t wk_ths : 6;
  1138. uint8_t not_used_01 : 1;
  1139. uint8_t single_double_tap : 1;
  1140. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1141. uint8_t single_double_tap : 1;
  1142. uint8_t not_used_01 : 1;
  1143. uint8_t wk_ths : 6;
  1144. #endif /* DRV_BYTE_ORDER */
  1145. } lsm6ds3tr_c_wake_up_ths_t;
  1146. #define LSM6DS3TR_C_WAKE_UP_DUR 0x5CU
  1147. typedef struct {
  1148. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1149. uint8_t sleep_dur : 4;
  1150. uint8_t timer_hr : 1;
  1151. uint8_t wake_dur : 2;
  1152. uint8_t ff_dur : 1;
  1153. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1154. uint8_t ff_dur : 1;
  1155. uint8_t wake_dur : 2;
  1156. uint8_t timer_hr : 1;
  1157. uint8_t sleep_dur : 4;
  1158. #endif /* DRV_BYTE_ORDER */
  1159. } lsm6ds3tr_c_wake_up_dur_t;
  1160. #define LSM6DS3TR_C_FREE_FALL 0x5DU
  1161. typedef struct {
  1162. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1163. uint8_t ff_ths : 3;
  1164. uint8_t ff_dur : 5;
  1165. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1166. uint8_t ff_dur : 5;
  1167. uint8_t ff_ths : 3;
  1168. #endif /* DRV_BYTE_ORDER */
  1169. } lsm6ds3tr_c_free_fall_t;
  1170. #define LSM6DS3TR_C_MD1_CFG 0x5EU
  1171. typedef struct {
  1172. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1173. uint8_t int1_timer : 1;
  1174. uint8_t int1_tilt : 1;
  1175. uint8_t int1_6d : 1;
  1176. uint8_t int1_double_tap : 1;
  1177. uint8_t int1_ff : 1;
  1178. uint8_t int1_wu : 1;
  1179. uint8_t int1_single_tap : 1;
  1180. uint8_t int1_inact_state : 1;
  1181. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1182. uint8_t int1_inact_state : 1;
  1183. uint8_t int1_single_tap : 1;
  1184. uint8_t int1_wu : 1;
  1185. uint8_t int1_ff : 1;
  1186. uint8_t int1_double_tap : 1;
  1187. uint8_t int1_6d : 1;
  1188. uint8_t int1_tilt : 1;
  1189. uint8_t int1_timer : 1;
  1190. #endif /* DRV_BYTE_ORDER */
  1191. } lsm6ds3tr_c_md1_cfg_t;
  1192. #define LSM6DS3TR_C_MD2_CFG 0x5FU
  1193. typedef struct {
  1194. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1195. uint8_t int2_iron : 1;
  1196. uint8_t int2_tilt : 1;
  1197. uint8_t int2_6d : 1;
  1198. uint8_t int2_double_tap : 1;
  1199. uint8_t int2_ff : 1;
  1200. uint8_t int2_wu : 1;
  1201. uint8_t int2_single_tap : 1;
  1202. uint8_t int2_inact_state : 1;
  1203. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1204. uint8_t int2_inact_state : 1;
  1205. uint8_t int2_single_tap : 1;
  1206. uint8_t int2_wu : 1;
  1207. uint8_t int2_ff : 1;
  1208. uint8_t int2_double_tap : 1;
  1209. uint8_t int2_6d : 1;
  1210. uint8_t int2_tilt : 1;
  1211. uint8_t int2_iron : 1;
  1212. #endif /* DRV_BYTE_ORDER */
  1213. } lsm6ds3tr_c_md2_cfg_t;
  1214. #define LSM6DS3TR_C_MASTER_CMD_CODE 0x60U
  1215. typedef struct {
  1216. uint8_t master_cmd_code : 8;
  1217. } lsm6ds3tr_c_master_cmd_code_t;
  1218. #define LSM6DS3TR_C_SENS_SYNC_SPI_ERROR_CODE 0x61U
  1219. typedef struct {
  1220. uint8_t error_code : 8;
  1221. } lsm6ds3tr_c_sens_sync_spi_error_code_t;
  1222. #define LSM6DS3TR_C_OUT_MAG_RAW_X_L 0x66U
  1223. #define LSM6DS3TR_C_OUT_MAG_RAW_X_H 0x67U
  1224. #define LSM6DS3TR_C_OUT_MAG_RAW_Y_L 0x68U
  1225. #define LSM6DS3TR_C_OUT_MAG_RAW_Y_H 0x69U
  1226. #define LSM6DS3TR_C_OUT_MAG_RAW_Z_L 0x6AU
  1227. #define LSM6DS3TR_C_OUT_MAG_RAW_Z_H 0x6BU
  1228. #define LSM6DS3TR_C_X_OFS_USR 0x73U
  1229. #define LSM6DS3TR_C_Y_OFS_USR 0x74U
  1230. #define LSM6DS3TR_C_Z_OFS_USR 0x75U
  1231. #define LSM6DS3TR_C_SLV0_ADD 0x02U
  1232. typedef struct {
  1233. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1234. uint8_t rw_0 : 1;
  1235. uint8_t slave0_add : 7;
  1236. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1237. uint8_t slave0_add : 7;
  1238. uint8_t rw_0 : 1;
  1239. #endif /* DRV_BYTE_ORDER */
  1240. } lsm6ds3tr_c_slv0_add_t;
  1241. #define LSM6DS3TR_C_SLV0_SUBADD 0x03U
  1242. typedef struct {
  1243. uint8_t slave0_reg : 8;
  1244. } lsm6ds3tr_c_slv0_subadd_t;
  1245. #define LSM6DS3TR_C_SLAVE0_CONFIG 0x04U
  1246. typedef struct {
  1247. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1248. uint8_t slave0_numop : 3;
  1249. uint8_t src_mode : 1;
  1250. uint8_t aux_sens_on : 2;
  1251. uint8_t slave0_rate : 2;
  1252. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1253. uint8_t slave0_rate : 2;
  1254. uint8_t aux_sens_on : 2;
  1255. uint8_t src_mode : 1;
  1256. uint8_t slave0_numop : 3;
  1257. #endif /* DRV_BYTE_ORDER */
  1258. } lsm6ds3tr_c_slave0_config_t;
  1259. #define LSM6DS3TR_C_SLV1_ADD 0x05U
  1260. typedef struct {
  1261. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1262. uint8_t r_1 : 1;
  1263. uint8_t slave1_add : 7;
  1264. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1265. uint8_t slave1_add : 7;
  1266. uint8_t r_1 : 1;
  1267. #endif /* DRV_BYTE_ORDER */
  1268. } lsm6ds3tr_c_slv1_add_t;
  1269. #define LSM6DS3TR_C_SLV1_SUBADD 0x06U
  1270. typedef struct {
  1271. uint8_t slave1_reg : 8;
  1272. } lsm6ds3tr_c_slv1_subadd_t;
  1273. #define LSM6DS3TR_C_SLAVE1_CONFIG 0x07U
  1274. typedef struct {
  1275. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1276. uint8_t slave1_numop : 3;
  1277. uint8_t not_used_01 : 2;
  1278. uint8_t write_once : 1;
  1279. uint8_t slave1_rate : 2;
  1280. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1281. uint8_t slave1_rate : 2;
  1282. uint8_t write_once : 1;
  1283. uint8_t not_used_01 : 2;
  1284. uint8_t slave1_numop : 3;
  1285. #endif /* DRV_BYTE_ORDER */
  1286. } lsm6ds3tr_c_slave1_config_t;
  1287. #define LSM6DS3TR_C_SLV2_ADD 0x08U
  1288. typedef struct {
  1289. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1290. uint8_t r_2 : 1;
  1291. uint8_t slave2_add : 7;
  1292. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1293. uint8_t slave2_add : 7;
  1294. uint8_t r_2 : 1;
  1295. #endif /* DRV_BYTE_ORDER */
  1296. } lsm6ds3tr_c_slv2_add_t;
  1297. #define LSM6DS3TR_C_SLV2_SUBADD 0x09U
  1298. typedef struct {
  1299. uint8_t slave2_reg : 8;
  1300. } lsm6ds3tr_c_slv2_subadd_t;
  1301. #define LSM6DS3TR_C_SLAVE2_CONFIG 0x0AU
  1302. typedef struct {
  1303. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1304. uint8_t slave2_numop : 3;
  1305. uint8_t not_used_01 : 3;
  1306. uint8_t slave2_rate : 2;
  1307. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1308. uint8_t slave2_rate : 2;
  1309. uint8_t not_used_01 : 3;
  1310. uint8_t slave2_numop : 3;
  1311. #endif /* DRV_BYTE_ORDER */
  1312. } lsm6ds3tr_c_slave2_config_t;
  1313. #define LSM6DS3TR_C_SLV3_ADD 0x0BU
  1314. typedef struct {
  1315. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1316. uint8_t r_3 : 1;
  1317. uint8_t slave3_add : 7;
  1318. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1319. uint8_t slave3_add : 7;
  1320. uint8_t r_3 : 1;
  1321. #endif /* DRV_BYTE_ORDER */
  1322. } lsm6ds3tr_c_slv3_add_t;
  1323. #define LSM6DS3TR_C_SLV3_SUBADD 0x0CU
  1324. typedef struct {
  1325. uint8_t slave3_reg : 8;
  1326. } lsm6ds3tr_c_slv3_subadd_t;
  1327. #define LSM6DS3TR_C_SLAVE3_CONFIG 0x0DU
  1328. typedef struct {
  1329. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1330. uint8_t slave3_numop : 3;
  1331. uint8_t not_used_01 : 3;
  1332. uint8_t slave3_rate : 2;
  1333. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1334. uint8_t slave3_rate : 2;
  1335. uint8_t not_used_01 : 3;
  1336. uint8_t slave3_numop : 3;
  1337. #endif /* DRV_BYTE_ORDER */
  1338. } lsm6ds3tr_c_slave3_config_t;
  1339. #define LSM6DS3TR_C_DATAWRITE_SRC_MODE_SUB_SLV0 0x0EU
  1340. typedef struct {
  1341. uint8_t slave_dataw : 8;
  1342. } lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t;
  1343. #define LSM6DS3TR_C_CONFIG_PEDO_THS_MIN 0x0FU
  1344. typedef struct {
  1345. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1346. uint8_t ths_min : 5;
  1347. uint8_t not_used_01 : 2;
  1348. uint8_t pedo_fs : 1;
  1349. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1350. uint8_t pedo_fs : 1;
  1351. uint8_t not_used_01 : 2;
  1352. uint8_t ths_min : 5;
  1353. #endif /* DRV_BYTE_ORDER */
  1354. } lsm6ds3tr_c_config_pedo_ths_min_t;
  1355. #define LSM6DS3TR_C_SM_THS 0x13U
  1356. #define LSM6DS3TR_C_PEDO_DEB_REG 0x14U
  1357. typedef struct {
  1358. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1359. uint8_t deb_step : 3;
  1360. uint8_t deb_time : 5;
  1361. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1362. uint8_t deb_time : 5;
  1363. uint8_t deb_step : 3;
  1364. #endif /* DRV_BYTE_ORDER */
  1365. } lsm6ds3tr_c_pedo_deb_reg_t;
  1366. #define LSM6DS3TR_C_STEP_COUNT_DELTA 0x15U
  1367. #define LSM6DS3TR_C_MAG_SI_XX 0x24U
  1368. #define LSM6DS3TR_C_MAG_SI_XY 0x25U
  1369. #define LSM6DS3TR_C_MAG_SI_XZ 0x26U
  1370. #define LSM6DS3TR_C_MAG_SI_YX 0x27U
  1371. #define LSM6DS3TR_C_MAG_SI_YY 0x28U
  1372. #define LSM6DS3TR_C_MAG_SI_YZ 0x29U
  1373. #define LSM6DS3TR_C_MAG_SI_ZX 0x2AU
  1374. #define LSM6DS3TR_C_MAG_SI_ZY 0x2BU
  1375. #define LSM6DS3TR_C_MAG_SI_ZZ 0x2CU
  1376. #define LSM6DS3TR_C_MAG_OFFX_L 0x2DU
  1377. #define LSM6DS3TR_C_MAG_OFFX_H 0x2EU
  1378. #define LSM6DS3TR_C_MAG_OFFY_L 0x2FU
  1379. #define LSM6DS3TR_C_MAG_OFFY_H 0x30U
  1380. #define LSM6DS3TR_C_MAG_OFFZ_L 0x31U
  1381. #define LSM6DS3TR_C_MAG_OFFZ_H 0x32U
  1382. #define LSM6DS3TR_C_A_WRIST_TILT_LAT 0x50U
  1383. #define LSM6DS3TR_C_A_WRIST_TILT_THS 0x54U
  1384. #define LSM6DS3TR_C_A_WRIST_TILT_MASK 0x59U
  1385. typedef struct {
  1386. #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
  1387. uint8_t not_used_01 : 2;
  1388. uint8_t wrist_tilt_mask_zneg : 1;
  1389. uint8_t wrist_tilt_mask_zpos : 1;
  1390. uint8_t wrist_tilt_mask_yneg : 1;
  1391. uint8_t wrist_tilt_mask_ypos : 1;
  1392. uint8_t wrist_tilt_mask_xneg : 1;
  1393. uint8_t wrist_tilt_mask_xpos : 1;
  1394. #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
  1395. uint8_t wrist_tilt_mask_xpos : 1;
  1396. uint8_t wrist_tilt_mask_xneg : 1;
  1397. uint8_t wrist_tilt_mask_ypos : 1;
  1398. uint8_t wrist_tilt_mask_yneg : 1;
  1399. uint8_t wrist_tilt_mask_zpos : 1;
  1400. uint8_t wrist_tilt_mask_zneg : 1;
  1401. uint8_t not_used_01 : 2;
  1402. #endif /* DRV_BYTE_ORDER */
  1403. } lsm6ds3tr_c_a_wrist_tilt_mask_t;
  1404. /**
  1405. * @defgroup LSM6DS3TR_C_Register_Union
  1406. * @brief This union group all the registers having a bit-field
  1407. * description.
  1408. * This union is useful but it's not needed by the driver.
  1409. *
  1410. * REMOVING this union you are compliant with:
  1411. * MISRA-C 2012 [Rule 19.2] -> " Union are not allowed "
  1412. *
  1413. * @{
  1414. *
  1415. */
  1416. typedef union {
  1417. lsm6ds3tr_c_func_cfg_access_t func_cfg_access;
  1418. lsm6ds3tr_c_sensor_sync_time_frame_t sensor_sync_time_frame;
  1419. lsm6ds3tr_c_sensor_sync_res_ratio_t sensor_sync_res_ratio;
  1420. lsm6ds3tr_c_fifo_ctrl1_t fifo_ctrl1;
  1421. lsm6ds3tr_c_fifo_ctrl2_t fifo_ctrl2;
  1422. lsm6ds3tr_c_fifo_ctrl3_t fifo_ctrl3;
  1423. lsm6ds3tr_c_fifo_ctrl4_t fifo_ctrl4;
  1424. lsm6ds3tr_c_fifo_ctrl5_t fifo_ctrl5;
  1425. lsm6ds3tr_c_drdy_pulse_cfg_g_t drdy_pulse_cfg_g;
  1426. lsm6ds3tr_c_int1_ctrl_t int1_ctrl;
  1427. lsm6ds3tr_c_int2_ctrl_t int2_ctrl;
  1428. lsm6ds3tr_c_ctrl1_xl_t ctrl1_xl;
  1429. lsm6ds3tr_c_ctrl2_g_t ctrl2_g;
  1430. lsm6ds3tr_c_ctrl3_c_t ctrl3_c;
  1431. lsm6ds3tr_c_ctrl4_c_t ctrl4_c;
  1432. lsm6ds3tr_c_ctrl5_c_t ctrl5_c;
  1433. lsm6ds3tr_c_ctrl6_c_t ctrl6_c;
  1434. lsm6ds3tr_c_ctrl7_g_t ctrl7_g;
  1435. lsm6ds3tr_c_ctrl8_xl_t ctrl8_xl;
  1436. lsm6ds3tr_c_ctrl9_xl_t ctrl9_xl;
  1437. lsm6ds3tr_c_ctrl10_c_t ctrl10_c;
  1438. lsm6ds3tr_c_master_config_t master_config;
  1439. lsm6ds3tr_c_wake_up_src_t wake_up_src;
  1440. lsm6ds3tr_c_tap_src_t tap_src;
  1441. lsm6ds3tr_c_d6d_src_t d6d_src;
  1442. lsm6ds3tr_c_status_reg_t status_reg;
  1443. lsm6ds3tr_c_sensorhub1_reg_t sensorhub1_reg;
  1444. lsm6ds3tr_c_sensorhub2_reg_t sensorhub2_reg;
  1445. lsm6ds3tr_c_sensorhub3_reg_t sensorhub3_reg;
  1446. lsm6ds3tr_c_sensorhub4_reg_t sensorhub4_reg;
  1447. lsm6ds3tr_c_sensorhub5_reg_t sensorhub5_reg;
  1448. lsm6ds3tr_c_sensorhub6_reg_t sensorhub6_reg;
  1449. lsm6ds3tr_c_sensorhub7_reg_t sensorhub7_reg;
  1450. lsm6ds3tr_c_sensorhub8_reg_t sensorhub8_reg;
  1451. lsm6ds3tr_c_sensorhub9_reg_t sensorhub9_reg;
  1452. lsm6ds3tr_c_sensorhub10_reg_t sensorhub10_reg;
  1453. lsm6ds3tr_c_sensorhub11_reg_t sensorhub11_reg;
  1454. lsm6ds3tr_c_sensorhub12_reg_t sensorhub12_reg;
  1455. lsm6ds3tr_c_fifo_status1_t fifo_status1;
  1456. lsm6ds3tr_c_fifo_status2_t fifo_status2;
  1457. lsm6ds3tr_c_fifo_status3_t fifo_status3;
  1458. lsm6ds3tr_c_fifo_status4_t fifo_status4;
  1459. lsm6ds3tr_c_sensorhub13_reg_t sensorhub13_reg;
  1460. lsm6ds3tr_c_sensorhub14_reg_t sensorhub14_reg;
  1461. lsm6ds3tr_c_sensorhub15_reg_t sensorhub15_reg;
  1462. lsm6ds3tr_c_sensorhub16_reg_t sensorhub16_reg;
  1463. lsm6ds3tr_c_sensorhub17_reg_t sensorhub17_reg;
  1464. lsm6ds3tr_c_sensorhub18_reg_t sensorhub18_reg;
  1465. lsm6ds3tr_c_func_src1_t func_src1;
  1466. lsm6ds3tr_c_func_src2_t func_src2;
  1467. lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
  1468. lsm6ds3tr_c_tap_cfg_t tap_cfg;
  1469. lsm6ds3tr_c_tap_ths_6d_t tap_ths_6d;
  1470. lsm6ds3tr_c_int_dur2_t int_dur2;
  1471. lsm6ds3tr_c_wake_up_ths_t wake_up_ths;
  1472. lsm6ds3tr_c_wake_up_dur_t wake_up_dur;
  1473. lsm6ds3tr_c_free_fall_t free_fall;
  1474. lsm6ds3tr_c_md1_cfg_t md1_cfg;
  1475. lsm6ds3tr_c_md2_cfg_t md2_cfg;
  1476. lsm6ds3tr_c_master_cmd_code_t master_cmd_code;
  1477. lsm6ds3tr_c_sens_sync_spi_error_code_t sens_sync_spi_error_code;
  1478. lsm6ds3tr_c_slv0_add_t slv0_add;
  1479. lsm6ds3tr_c_slv0_subadd_t slv0_subadd;
  1480. lsm6ds3tr_c_slave0_config_t slave0_config;
  1481. lsm6ds3tr_c_slv1_add_t slv1_add;
  1482. lsm6ds3tr_c_slv1_subadd_t slv1_subadd;
  1483. lsm6ds3tr_c_slave1_config_t slave1_config;
  1484. lsm6ds3tr_c_slv2_add_t slv2_add;
  1485. lsm6ds3tr_c_slv2_subadd_t slv2_subadd;
  1486. lsm6ds3tr_c_slave2_config_t slave2_config;
  1487. lsm6ds3tr_c_slv3_add_t slv3_add;
  1488. lsm6ds3tr_c_slv3_subadd_t slv3_subadd;
  1489. lsm6ds3tr_c_slave3_config_t slave3_config;
  1490. lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t datawrite_src_mode_sub_slv0;
  1491. lsm6ds3tr_c_config_pedo_ths_min_t config_pedo_ths_min;
  1492. lsm6ds3tr_c_pedo_deb_reg_t pedo_deb_reg;
  1493. lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
  1494. bitwise_t bitwise;
  1495. uint8_t byte;
  1496. } lsm6ds3tr_c_reg_t;
  1497. /**
  1498. * @}
  1499. *
  1500. */
  1501. int32_t lsm6ds3tr_c_read_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data, uint16_t len);
  1502. int32_t lsm6ds3tr_c_write_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data, uint16_t len);
  1503. float_t lsm6ds3tr_c_from_fs2g_to_mg(int16_t lsb);
  1504. float_t lsm6ds3tr_c_from_fs4g_to_mg(int16_t lsb);
  1505. float_t lsm6ds3tr_c_from_fs8g_to_mg(int16_t lsb);
  1506. float_t lsm6ds3tr_c_from_fs16g_to_mg(int16_t lsb);
  1507. float_t lsm6ds3tr_c_from_fs125dps_to_mdps(int16_t lsb);
  1508. float_t lsm6ds3tr_c_from_fs250dps_to_mdps(int16_t lsb);
  1509. float_t lsm6ds3tr_c_from_fs500dps_to_mdps(int16_t lsb);
  1510. float_t lsm6ds3tr_c_from_fs1000dps_to_mdps(int16_t lsb);
  1511. float_t lsm6ds3tr_c_from_fs2000dps_to_mdps(int16_t lsb);
  1512. float_t lsm6ds3tr_c_from_lsb_to_celsius(int16_t lsb);
  1513. typedef enum {
  1514. LSM6DS3TR_C_2g = 0,
  1515. LSM6DS3TR_C_16g = 1,
  1516. LSM6DS3TR_C_4g = 2,
  1517. LSM6DS3TR_C_8g = 3,
  1518. LSM6DS3TR_C_XL_FS_ND = 4, /* ERROR CODE */
  1519. } lsm6ds3tr_c_fs_xl_t;
  1520. int32_t lsm6ds3tr_c_xl_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_xl_t val);
  1521. int32_t lsm6ds3tr_c_xl_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_xl_t* val);
  1522. typedef enum {
  1523. LSM6DS3TR_C_XL_ODR_OFF = 0,
  1524. LSM6DS3TR_C_XL_ODR_12Hz5 = 1,
  1525. LSM6DS3TR_C_XL_ODR_26Hz = 2,
  1526. LSM6DS3TR_C_XL_ODR_52Hz = 3,
  1527. LSM6DS3TR_C_XL_ODR_104Hz = 4,
  1528. LSM6DS3TR_C_XL_ODR_208Hz = 5,
  1529. LSM6DS3TR_C_XL_ODR_416Hz = 6,
  1530. LSM6DS3TR_C_XL_ODR_833Hz = 7,
  1531. LSM6DS3TR_C_XL_ODR_1k66Hz = 8,
  1532. LSM6DS3TR_C_XL_ODR_3k33Hz = 9,
  1533. LSM6DS3TR_C_XL_ODR_6k66Hz = 10,
  1534. LSM6DS3TR_C_XL_ODR_1Hz6 = 11,
  1535. LSM6DS3TR_C_XL_ODR_ND = 12, /* ERROR CODE */
  1536. } lsm6ds3tr_c_odr_xl_t;
  1537. int32_t lsm6ds3tr_c_xl_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_xl_t val);
  1538. int32_t lsm6ds3tr_c_xl_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_xl_t* val);
  1539. typedef enum {
  1540. LSM6DS3TR_C_250dps = 0,
  1541. LSM6DS3TR_C_125dps = 1,
  1542. LSM6DS3TR_C_500dps = 2,
  1543. LSM6DS3TR_C_1000dps = 4,
  1544. LSM6DS3TR_C_2000dps = 6,
  1545. LSM6DS3TR_C_GY_FS_ND = 7, /* ERROR CODE */
  1546. } lsm6ds3tr_c_fs_g_t;
  1547. int32_t lsm6ds3tr_c_gy_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_g_t val);
  1548. int32_t lsm6ds3tr_c_gy_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_g_t* val);
  1549. typedef enum {
  1550. LSM6DS3TR_C_GY_ODR_OFF = 0,
  1551. LSM6DS3TR_C_GY_ODR_12Hz5 = 1,
  1552. LSM6DS3TR_C_GY_ODR_26Hz = 2,
  1553. LSM6DS3TR_C_GY_ODR_52Hz = 3,
  1554. LSM6DS3TR_C_GY_ODR_104Hz = 4,
  1555. LSM6DS3TR_C_GY_ODR_208Hz = 5,
  1556. LSM6DS3TR_C_GY_ODR_416Hz = 6,
  1557. LSM6DS3TR_C_GY_ODR_833Hz = 7,
  1558. LSM6DS3TR_C_GY_ODR_1k66Hz = 8,
  1559. LSM6DS3TR_C_GY_ODR_3k33Hz = 9,
  1560. LSM6DS3TR_C_GY_ODR_6k66Hz = 10,
  1561. LSM6DS3TR_C_GY_ODR_ND = 11, /* ERROR CODE */
  1562. } lsm6ds3tr_c_odr_g_t;
  1563. int32_t lsm6ds3tr_c_gy_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_g_t val);
  1564. int32_t lsm6ds3tr_c_gy_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_g_t* val);
  1565. int32_t lsm6ds3tr_c_block_data_update_set(stmdev_ctx_t* ctx, uint8_t val);
  1566. int32_t lsm6ds3tr_c_block_data_update_get(stmdev_ctx_t* ctx, uint8_t* val);
  1567. typedef enum {
  1568. LSM6DS3TR_C_LSb_1mg = 0,
  1569. LSM6DS3TR_C_LSb_16mg = 1,
  1570. LSM6DS3TR_C_WEIGHT_ND = 2,
  1571. } lsm6ds3tr_c_usr_off_w_t;
  1572. int32_t lsm6ds3tr_c_xl_offset_weight_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_usr_off_w_t val);
  1573. int32_t lsm6ds3tr_c_xl_offset_weight_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_usr_off_w_t* val);
  1574. typedef enum {
  1575. LSM6DS3TR_C_XL_HIGH_PERFORMANCE = 0,
  1576. LSM6DS3TR_C_XL_NORMAL = 1,
  1577. LSM6DS3TR_C_XL_PW_MODE_ND = 2, /* ERROR CODE */
  1578. } lsm6ds3tr_c_xl_hm_mode_t;
  1579. int32_t lsm6ds3tr_c_xl_power_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_xl_hm_mode_t val);
  1580. int32_t lsm6ds3tr_c_xl_power_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_xl_hm_mode_t* val);
  1581. typedef enum {
  1582. LSM6DS3TR_C_STAT_RND_DISABLE = 0,
  1583. LSM6DS3TR_C_STAT_RND_ENABLE = 1,
  1584. LSM6DS3TR_C_STAT_RND_ND = 2, /* ERROR CODE */
  1585. } lsm6ds3tr_c_rounding_status_t;
  1586. int32_t lsm6ds3tr_c_rounding_on_status_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_status_t val);
  1587. int32_t lsm6ds3tr_c_rounding_on_status_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_status_t* val);
  1588. typedef enum {
  1589. LSM6DS3TR_C_GY_HIGH_PERFORMANCE = 0,
  1590. LSM6DS3TR_C_GY_NORMAL = 1,
  1591. LSM6DS3TR_C_GY_PW_MODE_ND = 2, /* ERROR CODE */
  1592. } lsm6ds3tr_c_g_hm_mode_t;
  1593. int32_t lsm6ds3tr_c_gy_power_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_g_hm_mode_t val);
  1594. int32_t lsm6ds3tr_c_gy_power_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_g_hm_mode_t* val);
  1595. typedef struct {
  1596. lsm6ds3tr_c_wake_up_src_t wake_up_src;
  1597. lsm6ds3tr_c_tap_src_t tap_src;
  1598. lsm6ds3tr_c_d6d_src_t d6d_src;
  1599. lsm6ds3tr_c_status_reg_t status_reg;
  1600. lsm6ds3tr_c_func_src1_t func_src1;
  1601. lsm6ds3tr_c_func_src2_t func_src2;
  1602. lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
  1603. lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
  1604. } lsm6ds3tr_c_all_sources_t;
  1605. int32_t lsm6ds3tr_c_all_sources_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_all_sources_t* val);
  1606. int32_t lsm6ds3tr_c_status_reg_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_status_reg_t* val);
  1607. int32_t lsm6ds3tr_c_xl_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
  1608. int32_t lsm6ds3tr_c_gy_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
  1609. int32_t lsm6ds3tr_c_temp_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
  1610. int32_t lsm6ds3tr_c_xl_usr_offset_set(stmdev_ctx_t* ctx, uint8_t* buff);
  1611. int32_t lsm6ds3tr_c_xl_usr_offset_get(stmdev_ctx_t* ctx, uint8_t* buff);
  1612. int32_t lsm6ds3tr_c_timestamp_set(stmdev_ctx_t* ctx, uint8_t val);
  1613. int32_t lsm6ds3tr_c_timestamp_get(stmdev_ctx_t* ctx, uint8_t* val);
  1614. typedef enum {
  1615. LSM6DS3TR_C_LSB_6ms4 = 0,
  1616. LSM6DS3TR_C_LSB_25us = 1,
  1617. LSM6DS3TR_C_TS_RES_ND = 2, /* ERROR CODE */
  1618. } lsm6ds3tr_c_timer_hr_t;
  1619. int32_t lsm6ds3tr_c_timestamp_res_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_timer_hr_t val);
  1620. int32_t lsm6ds3tr_c_timestamp_res_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_timer_hr_t* val);
  1621. typedef enum {
  1622. LSM6DS3TR_C_ROUND_DISABLE = 0,
  1623. LSM6DS3TR_C_ROUND_XL = 1,
  1624. LSM6DS3TR_C_ROUND_GY = 2,
  1625. LSM6DS3TR_C_ROUND_GY_XL = 3,
  1626. LSM6DS3TR_C_ROUND_SH1_TO_SH6 = 4,
  1627. LSM6DS3TR_C_ROUND_XL_SH1_TO_SH6 = 5,
  1628. LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH12 = 6,
  1629. LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH6 = 7,
  1630. LSM6DS3TR_C_ROUND_OUT_ND = 8, /* ERROR CODE */
  1631. } lsm6ds3tr_c_rounding_t;
  1632. int32_t lsm6ds3tr_c_rounding_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_t val);
  1633. int32_t lsm6ds3tr_c_rounding_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_t* val);
  1634. int32_t lsm6ds3tr_c_temperature_raw_get(stmdev_ctx_t* ctx, int16_t* val);
  1635. int32_t lsm6ds3tr_c_angular_rate_raw_get(stmdev_ctx_t* ctx, int16_t* val);
  1636. int32_t lsm6ds3tr_c_acceleration_raw_get(stmdev_ctx_t* ctx, int16_t* val);
  1637. int32_t lsm6ds3tr_c_mag_calibrated_raw_get(stmdev_ctx_t* ctx, int16_t* val);
  1638. int32_t lsm6ds3tr_c_fifo_raw_data_get(stmdev_ctx_t* ctx, uint8_t* buffer, uint8_t len);
  1639. typedef enum {
  1640. LSM6DS3TR_C_USER_BANK = 0,
  1641. LSM6DS3TR_C_BANK_A = 4,
  1642. LSM6DS3TR_C_BANK_B = 5,
  1643. LSM6DS3TR_C_BANK_ND = 6, /* ERROR CODE */
  1644. } lsm6ds3tr_c_func_cfg_en_t;
  1645. int32_t lsm6ds3tr_c_mem_bank_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_func_cfg_en_t val);
  1646. int32_t lsm6ds3tr_c_mem_bank_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_func_cfg_en_t* val);
  1647. typedef enum {
  1648. LSM6DS3TR_C_DRDY_LATCHED = 0,
  1649. LSM6DS3TR_C_DRDY_PULSED = 1,
  1650. LSM6DS3TR_C_DRDY_ND = 2, /* ERROR CODE */
  1651. } lsm6ds3tr_c_drdy_pulsed_g_t;
  1652. int32_t lsm6ds3tr_c_data_ready_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_drdy_pulsed_g_t val);
  1653. int32_t lsm6ds3tr_c_data_ready_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_drdy_pulsed_g_t* val);
  1654. int32_t lsm6ds3tr_c_device_id_get(stmdev_ctx_t* ctx, uint8_t* buff);
  1655. int32_t lsm6ds3tr_c_reset_set(stmdev_ctx_t* ctx, uint8_t val);
  1656. int32_t lsm6ds3tr_c_reset_get(stmdev_ctx_t* ctx, uint8_t* val);
  1657. typedef enum {
  1658. LSM6DS3TR_C_LSB_AT_LOW_ADD = 0,
  1659. LSM6DS3TR_C_MSB_AT_LOW_ADD = 1,
  1660. LSM6DS3TR_C_DATA_FMT_ND = 2, /* ERROR CODE */
  1661. } lsm6ds3tr_c_ble_t;
  1662. int32_t lsm6ds3tr_c_data_format_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_ble_t val);
  1663. int32_t lsm6ds3tr_c_data_format_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_ble_t* val);
  1664. int32_t lsm6ds3tr_c_auto_increment_set(stmdev_ctx_t* ctx, uint8_t val);
  1665. int32_t lsm6ds3tr_c_auto_increment_get(stmdev_ctx_t* ctx, uint8_t* val);
  1666. int32_t lsm6ds3tr_c_boot_set(stmdev_ctx_t* ctx, uint8_t val);
  1667. int32_t lsm6ds3tr_c_boot_get(stmdev_ctx_t* ctx, uint8_t* val);
  1668. typedef enum {
  1669. LSM6DS3TR_C_XL_ST_DISABLE = 0,
  1670. LSM6DS3TR_C_XL_ST_POSITIVE = 1,
  1671. LSM6DS3TR_C_XL_ST_NEGATIVE = 2,
  1672. LSM6DS3TR_C_XL_ST_ND = 3, /* ERROR CODE */
  1673. } lsm6ds3tr_c_st_xl_t;
  1674. int32_t lsm6ds3tr_c_xl_self_test_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_xl_t val);
  1675. int32_t lsm6ds3tr_c_xl_self_test_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_xl_t* val);
  1676. typedef enum {
  1677. LSM6DS3TR_C_GY_ST_DISABLE = 0,
  1678. LSM6DS3TR_C_GY_ST_POSITIVE = 1,
  1679. LSM6DS3TR_C_GY_ST_NEGATIVE = 3,
  1680. LSM6DS3TR_C_GY_ST_ND = 4, /* ERROR CODE */
  1681. } lsm6ds3tr_c_st_g_t;
  1682. int32_t lsm6ds3tr_c_gy_self_test_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_g_t val);
  1683. int32_t lsm6ds3tr_c_gy_self_test_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_g_t* val);
  1684. int32_t lsm6ds3tr_c_filter_settling_mask_set(stmdev_ctx_t* ctx, uint8_t val);
  1685. int32_t lsm6ds3tr_c_filter_settling_mask_get(stmdev_ctx_t* ctx, uint8_t* val);
  1686. typedef enum {
  1687. LSM6DS3TR_C_USE_SLOPE = 0,
  1688. LSM6DS3TR_C_USE_HPF = 1,
  1689. LSM6DS3TR_C_HP_PATH_ND = 2, /* ERROR CODE */
  1690. } lsm6ds3tr_c_slope_fds_t;
  1691. int32_t lsm6ds3tr_c_xl_hp_path_internal_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slope_fds_t val);
  1692. int32_t lsm6ds3tr_c_xl_hp_path_internal_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slope_fds_t* val);
  1693. typedef enum {
  1694. LSM6DS3TR_C_XL_ANA_BW_1k5Hz = 0,
  1695. LSM6DS3TR_C_XL_ANA_BW_400Hz = 1,
  1696. LSM6DS3TR_C_XL_ANA_BW_ND = 2, /* ERROR CODE */
  1697. } lsm6ds3tr_c_bw0_xl_t;
  1698. int32_t lsm6ds3tr_c_xl_filter_analog_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_bw0_xl_t val);
  1699. int32_t lsm6ds3tr_c_xl_filter_analog_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_bw0_xl_t* val);
  1700. typedef enum {
  1701. LSM6DS3TR_C_XL_LP1_ODR_DIV_2 = 0,
  1702. LSM6DS3TR_C_XL_LP1_ODR_DIV_4 = 1,
  1703. LSM6DS3TR_C_XL_LP1_NA = 2, /* ERROR CODE */
  1704. } lsm6ds3tr_c_lpf1_bw_sel_t;
  1705. int32_t lsm6ds3tr_c_xl_lp1_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_bw_sel_t val);
  1706. int32_t lsm6ds3tr_c_xl_lp1_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_bw_sel_t* val);
  1707. typedef enum {
  1708. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_50 = 0x00,
  1709. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_100 = 0x01,
  1710. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_9 = 0x02,
  1711. LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_400 = 0x03,
  1712. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_50 = 0x10,
  1713. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_100 = 0x11,
  1714. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_9 = 0x12,
  1715. LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_400 = 0x13,
  1716. LSM6DS3TR_C_XL_LP_NA = 0x20, /* ERROR CODE */
  1717. } lsm6ds3tr_c_input_composite_t;
  1718. int32_t lsm6ds3tr_c_xl_lp2_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_input_composite_t val);
  1719. int32_t lsm6ds3tr_c_xl_lp2_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_input_composite_t* val);
  1720. int32_t lsm6ds3tr_c_xl_reference_mode_set(stmdev_ctx_t* ctx, uint8_t val);
  1721. int32_t lsm6ds3tr_c_xl_reference_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
  1722. typedef enum {
  1723. LSM6DS3TR_C_XL_HP_ODR_DIV_4 = 0x00, /* Slope filter */
  1724. LSM6DS3TR_C_XL_HP_ODR_DIV_100 = 0x01,
  1725. LSM6DS3TR_C_XL_HP_ODR_DIV_9 = 0x02,
  1726. LSM6DS3TR_C_XL_HP_ODR_DIV_400 = 0x03,
  1727. LSM6DS3TR_C_XL_HP_NA = 0x10, /* ERROR CODE */
  1728. } lsm6ds3tr_c_hpcf_xl_t;
  1729. int32_t lsm6ds3tr_c_xl_hp_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_hpcf_xl_t val);
  1730. int32_t lsm6ds3tr_c_xl_hp_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_hpcf_xl_t* val);
  1731. typedef enum {
  1732. LSM6DS3TR_C_LP2_ONLY = 0x00,
  1733. LSM6DS3TR_C_HP_16mHz_LP2 = 0x80,
  1734. LSM6DS3TR_C_HP_65mHz_LP2 = 0x90,
  1735. LSM6DS3TR_C_HP_260mHz_LP2 = 0xA0,
  1736. LSM6DS3TR_C_HP_1Hz04_LP2 = 0xB0,
  1737. LSM6DS3TR_C_HP_DISABLE_LP1_LIGHT = 0x0A,
  1738. LSM6DS3TR_C_HP_DISABLE_LP1_NORMAL = 0x09,
  1739. LSM6DS3TR_C_HP_DISABLE_LP_STRONG = 0x08,
  1740. LSM6DS3TR_C_HP_DISABLE_LP1_AGGRESSIVE = 0x0B,
  1741. LSM6DS3TR_C_HP_16mHz_LP1_LIGHT = 0x8A,
  1742. LSM6DS3TR_C_HP_65mHz_LP1_NORMAL = 0x99,
  1743. LSM6DS3TR_C_HP_260mHz_LP1_STRONG = 0xA8,
  1744. LSM6DS3TR_C_HP_1Hz04_LP1_AGGRESSIVE = 0xBB,
  1745. LSM6DS3TR_C_HP_GY_BAND_NA = 0xFF, /* ERROR CODE */
  1746. } lsm6ds3tr_c_lpf1_sel_g_t;
  1747. int32_t lsm6ds3tr_c_gy_band_pass_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_sel_g_t val);
  1748. int32_t lsm6ds3tr_c_gy_band_pass_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_sel_g_t* val);
  1749. typedef enum {
  1750. LSM6DS3TR_C_SPI_4_WIRE = 0,
  1751. LSM6DS3TR_C_SPI_3_WIRE = 1,
  1752. LSM6DS3TR_C_SPI_MODE_ND = 2, /* ERROR CODE */
  1753. } lsm6ds3tr_c_sim_t;
  1754. int32_t lsm6ds3tr_c_spi_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_sim_t val);
  1755. int32_t lsm6ds3tr_c_spi_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_sim_t* val);
  1756. typedef enum {
  1757. LSM6DS3TR_C_I2C_ENABLE = 0,
  1758. LSM6DS3TR_C_I2C_DISABLE = 1,
  1759. LSM6DS3TR_C_I2C_MODE_ND = 2, /* ERROR CODE */
  1760. } lsm6ds3tr_c_i2c_disable_t;
  1761. int32_t lsm6ds3tr_c_i2c_interface_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_i2c_disable_t val);
  1762. int32_t lsm6ds3tr_c_i2c_interface_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_i2c_disable_t* val);
  1763. typedef struct {
  1764. uint8_t int1_drdy_xl : 1;
  1765. uint8_t int1_drdy_g : 1;
  1766. uint8_t int1_boot : 1;
  1767. uint8_t int1_fth : 1;
  1768. uint8_t int1_fifo_ovr : 1;
  1769. uint8_t int1_full_flag : 1;
  1770. uint8_t int1_sign_mot : 1;
  1771. uint8_t int1_step_detector : 1;
  1772. uint8_t int1_timer : 1;
  1773. uint8_t int1_tilt : 1;
  1774. uint8_t int1_6d : 1;
  1775. uint8_t int1_double_tap : 1;
  1776. uint8_t int1_ff : 1;
  1777. uint8_t int1_wu : 1;
  1778. uint8_t int1_single_tap : 1;
  1779. uint8_t int1_inact_state : 1;
  1780. uint8_t den_drdy_int1 : 1;
  1781. uint8_t drdy_on_int1 : 1;
  1782. } lsm6ds3tr_c_int1_route_t;
  1783. int32_t lsm6ds3tr_c_pin_int1_route_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_int1_route_t val);
  1784. int32_t lsm6ds3tr_c_pin_int1_route_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_int1_route_t* val);
  1785. typedef struct {
  1786. uint8_t int2_drdy_xl : 1;
  1787. uint8_t int2_drdy_g : 1;
  1788. uint8_t int2_drdy_temp : 1;
  1789. uint8_t int2_fth : 1;
  1790. uint8_t int2_fifo_ovr : 1;
  1791. uint8_t int2_full_flag : 1;
  1792. uint8_t int2_step_count_ov : 1;
  1793. uint8_t int2_step_delta : 1;
  1794. uint8_t int2_iron : 1;
  1795. uint8_t int2_tilt : 1;
  1796. uint8_t int2_6d : 1;
  1797. uint8_t int2_double_tap : 1;
  1798. uint8_t int2_ff : 1;
  1799. uint8_t int2_wu : 1;
  1800. uint8_t int2_single_tap : 1;
  1801. uint8_t int2_inact_state : 1;
  1802. uint8_t int2_wrist_tilt : 1;
  1803. } lsm6ds3tr_c_int2_route_t;
  1804. int32_t lsm6ds3tr_c_pin_int2_route_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_int2_route_t val);
  1805. int32_t lsm6ds3tr_c_pin_int2_route_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_int2_route_t* val);
  1806. typedef enum {
  1807. LSM6DS3TR_C_PUSH_PULL = 0,
  1808. LSM6DS3TR_C_OPEN_DRAIN = 1,
  1809. LSM6DS3TR_C_PIN_MODE_ND = 2, /* ERROR CODE */
  1810. } lsm6ds3tr_c_pp_od_t;
  1811. int32_t lsm6ds3tr_c_pin_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pp_od_t val);
  1812. int32_t lsm6ds3tr_c_pin_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pp_od_t* val);
  1813. typedef enum {
  1814. LSM6DS3TR_C_ACTIVE_HIGH = 0,
  1815. LSM6DS3TR_C_ACTIVE_LOW = 1,
  1816. LSM6DS3TR_C_POLARITY_ND = 2, /* ERROR CODE */
  1817. } lsm6ds3tr_c_h_lactive_t;
  1818. int32_t lsm6ds3tr_c_pin_polarity_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_h_lactive_t val);
  1819. int32_t lsm6ds3tr_c_pin_polarity_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_h_lactive_t* val);
  1820. int32_t lsm6ds3tr_c_all_on_int1_set(stmdev_ctx_t* ctx, uint8_t val);
  1821. int32_t lsm6ds3tr_c_all_on_int1_get(stmdev_ctx_t* ctx, uint8_t* val);
  1822. typedef enum {
  1823. LSM6DS3TR_C_INT_PULSED = 0,
  1824. LSM6DS3TR_C_INT_LATCHED = 1,
  1825. LSM6DS3TR_C_INT_MODE = 2, /* ERROR CODE */
  1826. } lsm6ds3tr_c_lir_t;
  1827. int32_t lsm6ds3tr_c_int_notification_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lir_t val);
  1828. int32_t lsm6ds3tr_c_int_notification_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lir_t* val);
  1829. int32_t lsm6ds3tr_c_wkup_threshold_set(stmdev_ctx_t* ctx, uint8_t val);
  1830. int32_t lsm6ds3tr_c_wkup_threshold_get(stmdev_ctx_t* ctx, uint8_t* val);
  1831. int32_t lsm6ds3tr_c_wkup_dur_set(stmdev_ctx_t* ctx, uint8_t val);
  1832. int32_t lsm6ds3tr_c_wkup_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
  1833. int32_t lsm6ds3tr_c_gy_sleep_mode_set(stmdev_ctx_t* ctx, uint8_t val);
  1834. int32_t lsm6ds3tr_c_gy_sleep_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
  1835. typedef enum {
  1836. LSM6DS3TR_C_PROPERTY_DISABLE = 0,
  1837. LSM6DS3TR_C_XL_12Hz5_GY_NOT_AFFECTED = 1,
  1838. LSM6DS3TR_C_XL_12Hz5_GY_SLEEP = 2,
  1839. LSM6DS3TR_C_XL_12Hz5_GY_PD = 3,
  1840. LSM6DS3TR_C_ACT_MODE_ND = 4, /* ERROR CODE */
  1841. } lsm6ds3tr_c_inact_en_t;
  1842. int32_t lsm6ds3tr_c_act_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_inact_en_t val);
  1843. int32_t lsm6ds3tr_c_act_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_inact_en_t* val);
  1844. int32_t lsm6ds3tr_c_act_sleep_dur_set(stmdev_ctx_t* ctx, uint8_t val);
  1845. int32_t lsm6ds3tr_c_act_sleep_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
  1846. int32_t lsm6ds3tr_c_tap_src_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_tap_src_t* val);
  1847. int32_t lsm6ds3tr_c_tap_detection_on_z_set(stmdev_ctx_t* ctx, uint8_t val);
  1848. int32_t lsm6ds3tr_c_tap_detection_on_z_get(stmdev_ctx_t* ctx, uint8_t* val);
  1849. int32_t lsm6ds3tr_c_tap_detection_on_y_set(stmdev_ctx_t* ctx, uint8_t val);
  1850. int32_t lsm6ds3tr_c_tap_detection_on_y_get(stmdev_ctx_t* ctx, uint8_t* val);
  1851. int32_t lsm6ds3tr_c_tap_detection_on_x_set(stmdev_ctx_t* ctx, uint8_t val);
  1852. int32_t lsm6ds3tr_c_tap_detection_on_x_get(stmdev_ctx_t* ctx, uint8_t* val);
  1853. int32_t lsm6ds3tr_c_tap_threshold_x_set(stmdev_ctx_t* ctx, uint8_t val);
  1854. int32_t lsm6ds3tr_c_tap_threshold_x_get(stmdev_ctx_t* ctx, uint8_t* val);
  1855. int32_t lsm6ds3tr_c_tap_shock_set(stmdev_ctx_t* ctx, uint8_t val);
  1856. int32_t lsm6ds3tr_c_tap_shock_get(stmdev_ctx_t* ctx, uint8_t* val);
  1857. int32_t lsm6ds3tr_c_tap_quiet_set(stmdev_ctx_t* ctx, uint8_t val);
  1858. int32_t lsm6ds3tr_c_tap_quiet_get(stmdev_ctx_t* ctx, uint8_t* val);
  1859. int32_t lsm6ds3tr_c_tap_dur_set(stmdev_ctx_t* ctx, uint8_t val);
  1860. int32_t lsm6ds3tr_c_tap_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
  1861. typedef enum {
  1862. LSM6DS3TR_C_ONLY_SINGLE = 0,
  1863. LSM6DS3TR_C_BOTH_SINGLE_DOUBLE = 1,
  1864. LSM6DS3TR_C_TAP_MODE_ND = 2, /* ERROR CODE */
  1865. } lsm6ds3tr_c_single_double_tap_t;
  1866. int32_t lsm6ds3tr_c_tap_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_single_double_tap_t val);
  1867. int32_t lsm6ds3tr_c_tap_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_single_double_tap_t* val);
  1868. typedef enum {
  1869. LSM6DS3TR_C_ODR_DIV_2_FEED = 0,
  1870. LSM6DS3TR_C_LPF2_FEED = 1,
  1871. LSM6DS3TR_C_6D_FEED_ND = 2, /* ERROR CODE */
  1872. } lsm6ds3tr_c_low_pass_on_6d_t;
  1873. int32_t lsm6ds3tr_c_6d_feed_data_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_low_pass_on_6d_t val);
  1874. int32_t lsm6ds3tr_c_6d_feed_data_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_low_pass_on_6d_t* val);
  1875. typedef enum {
  1876. LSM6DS3TR_C_DEG_80 = 0,
  1877. LSM6DS3TR_C_DEG_70 = 1,
  1878. LSM6DS3TR_C_DEG_60 = 2,
  1879. LSM6DS3TR_C_DEG_50 = 3,
  1880. LSM6DS3TR_C_6D_TH_ND = 4, /* ERROR CODE */
  1881. } lsm6ds3tr_c_sixd_ths_t;
  1882. int32_t lsm6ds3tr_c_6d_threshold_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_sixd_ths_t val);
  1883. int32_t lsm6ds3tr_c_6d_threshold_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_sixd_ths_t* val);
  1884. int32_t lsm6ds3tr_c_4d_mode_set(stmdev_ctx_t* ctx, uint8_t val);
  1885. int32_t lsm6ds3tr_c_4d_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
  1886. int32_t lsm6ds3tr_c_ff_dur_set(stmdev_ctx_t* ctx, uint8_t val);
  1887. int32_t lsm6ds3tr_c_ff_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
  1888. typedef enum {
  1889. LSM6DS3TR_C_FF_TSH_156mg = 0,
  1890. LSM6DS3TR_C_FF_TSH_219mg = 1,
  1891. LSM6DS3TR_C_FF_TSH_250mg = 2,
  1892. LSM6DS3TR_C_FF_TSH_312mg = 3,
  1893. LSM6DS3TR_C_FF_TSH_344mg = 4,
  1894. LSM6DS3TR_C_FF_TSH_406mg = 5,
  1895. LSM6DS3TR_C_FF_TSH_469mg = 6,
  1896. LSM6DS3TR_C_FF_TSH_500mg = 7,
  1897. LSM6DS3TR_C_FF_TSH_ND = 8, /* ERROR CODE */
  1898. } lsm6ds3tr_c_ff_ths_t;
  1899. int32_t lsm6ds3tr_c_ff_threshold_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_ff_ths_t val);
  1900. int32_t lsm6ds3tr_c_ff_threshold_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_ff_ths_t* val);
  1901. int32_t lsm6ds3tr_c_fifo_watermark_set(stmdev_ctx_t* ctx, uint16_t val);
  1902. int32_t lsm6ds3tr_c_fifo_watermark_get(stmdev_ctx_t* ctx, uint16_t* val);
  1903. int32_t lsm6ds3tr_c_fifo_data_level_get(stmdev_ctx_t* ctx, uint16_t* val);
  1904. int32_t lsm6ds3tr_c_fifo_wtm_flag_get(stmdev_ctx_t* ctx, uint8_t* val);
  1905. int32_t lsm6ds3tr_c_fifo_pattern_get(stmdev_ctx_t* ctx, uint16_t* val);
  1906. int32_t lsm6ds3tr_c_fifo_temp_batch_set(stmdev_ctx_t* ctx, uint8_t val);
  1907. int32_t lsm6ds3tr_c_fifo_temp_batch_get(stmdev_ctx_t* ctx, uint8_t* val);
  1908. typedef enum {
  1909. LSM6DS3TR_C_TRG_XL_GY_DRDY = 0,
  1910. LSM6DS3TR_C_TRG_STEP_DETECT = 1,
  1911. LSM6DS3TR_C_TRG_SH_DRDY = 2,
  1912. LSM6DS3TR_C_TRG_SH_ND = 3, /* ERROR CODE */
  1913. } lsm6ds3tr_c_trigger_fifo_t;
  1914. int32_t lsm6ds3tr_c_fifo_write_trigger_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_trigger_fifo_t val);
  1915. int32_t lsm6ds3tr_c_fifo_write_trigger_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_trigger_fifo_t* val);
  1916. int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_set(stmdev_ctx_t* ctx, uint8_t val);
  1917. int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_get(stmdev_ctx_t* ctx, uint8_t* val);
  1918. typedef enum {
  1919. LSM6DS3TR_C_FIFO_XL_DISABLE = 0,
  1920. LSM6DS3TR_C_FIFO_XL_NO_DEC = 1,
  1921. LSM6DS3TR_C_FIFO_XL_DEC_2 = 2,
  1922. LSM6DS3TR_C_FIFO_XL_DEC_3 = 3,
  1923. LSM6DS3TR_C_FIFO_XL_DEC_4 = 4,
  1924. LSM6DS3TR_C_FIFO_XL_DEC_8 = 5,
  1925. LSM6DS3TR_C_FIFO_XL_DEC_16 = 6,
  1926. LSM6DS3TR_C_FIFO_XL_DEC_32 = 7,
  1927. LSM6DS3TR_C_FIFO_XL_DEC_ND = 8, /* ERROR CODE */
  1928. } lsm6ds3tr_c_dec_fifo_xl_t;
  1929. int32_t lsm6ds3tr_c_fifo_xl_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_xl_t val);
  1930. int32_t lsm6ds3tr_c_fifo_xl_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_xl_t* val);
  1931. typedef enum {
  1932. LSM6DS3TR_C_FIFO_GY_DISABLE = 0,
  1933. LSM6DS3TR_C_FIFO_GY_NO_DEC = 1,
  1934. LSM6DS3TR_C_FIFO_GY_DEC_2 = 2,
  1935. LSM6DS3TR_C_FIFO_GY_DEC_3 = 3,
  1936. LSM6DS3TR_C_FIFO_GY_DEC_4 = 4,
  1937. LSM6DS3TR_C_FIFO_GY_DEC_8 = 5,
  1938. LSM6DS3TR_C_FIFO_GY_DEC_16 = 6,
  1939. LSM6DS3TR_C_FIFO_GY_DEC_32 = 7,
  1940. LSM6DS3TR_C_FIFO_GY_DEC_ND = 8, /* ERROR CODE */
  1941. } lsm6ds3tr_c_dec_fifo_gyro_t;
  1942. int32_t lsm6ds3tr_c_fifo_gy_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_gyro_t val);
  1943. int32_t lsm6ds3tr_c_fifo_gy_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_gyro_t* val);
  1944. typedef enum {
  1945. LSM6DS3TR_C_FIFO_DS3_DISABLE = 0,
  1946. LSM6DS3TR_C_FIFO_DS3_NO_DEC = 1,
  1947. LSM6DS3TR_C_FIFO_DS3_DEC_2 = 2,
  1948. LSM6DS3TR_C_FIFO_DS3_DEC_3 = 3,
  1949. LSM6DS3TR_C_FIFO_DS3_DEC_4 = 4,
  1950. LSM6DS3TR_C_FIFO_DS3_DEC_8 = 5,
  1951. LSM6DS3TR_C_FIFO_DS3_DEC_16 = 6,
  1952. LSM6DS3TR_C_FIFO_DS3_DEC_32 = 7,
  1953. LSM6DS3TR_C_FIFO_DS3_DEC_ND = 8, /* ERROR CODE */
  1954. } lsm6ds3tr_c_dec_ds3_fifo_t;
  1955. int32_t lsm6ds3tr_c_fifo_dataset_3_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds3_fifo_t val);
  1956. int32_t lsm6ds3tr_c_fifo_dataset_3_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds3_fifo_t* val);
  1957. typedef enum {
  1958. LSM6DS3TR_C_FIFO_DS4_DISABLE = 0,
  1959. LSM6DS3TR_C_FIFO_DS4_NO_DEC = 1,
  1960. LSM6DS3TR_C_FIFO_DS4_DEC_2 = 2,
  1961. LSM6DS3TR_C_FIFO_DS4_DEC_3 = 3,
  1962. LSM6DS3TR_C_FIFO_DS4_DEC_4 = 4,
  1963. LSM6DS3TR_C_FIFO_DS4_DEC_8 = 5,
  1964. LSM6DS3TR_C_FIFO_DS4_DEC_16 = 6,
  1965. LSM6DS3TR_C_FIFO_DS4_DEC_32 = 7,
  1966. LSM6DS3TR_C_FIFO_DS4_DEC_ND = 8, /* ERROR CODE */
  1967. } lsm6ds3tr_c_dec_ds4_fifo_t;
  1968. int32_t lsm6ds3tr_c_fifo_dataset_4_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds4_fifo_t val);
  1969. int32_t lsm6ds3tr_c_fifo_dataset_4_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds4_fifo_t* val);
  1970. int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_set(stmdev_ctx_t* ctx, uint8_t val);
  1971. int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_get(stmdev_ctx_t* ctx, uint8_t* val);
  1972. int32_t lsm6ds3tr_c_fifo_stop_on_wtm_set(stmdev_ctx_t* ctx, uint8_t val);
  1973. int32_t lsm6ds3tr_c_fifo_stop_on_wtm_get(stmdev_ctx_t* ctx, uint8_t* val);
  1974. typedef enum {
  1975. LSM6DS3TR_C_BYPASS_MODE = 0,
  1976. LSM6DS3TR_C_FIFO_MODE = 1,
  1977. LSM6DS3TR_C_STREAM_TO_FIFO_MODE = 3,
  1978. LSM6DS3TR_C_BYPASS_TO_STREAM_MODE = 4,
  1979. LSM6DS3TR_C_STREAM_MODE = 6,
  1980. LSM6DS3TR_C_FIFO_MODE_ND = 8, /* ERROR CODE */
  1981. } lsm6ds3tr_c_fifo_mode_t;
  1982. int32_t lsm6ds3tr_c_fifo_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fifo_mode_t val);
  1983. int32_t lsm6ds3tr_c_fifo_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fifo_mode_t* val);
  1984. typedef enum {
  1985. LSM6DS3TR_C_FIFO_DISABLE = 0,
  1986. LSM6DS3TR_C_FIFO_12Hz5 = 1,
  1987. LSM6DS3TR_C_FIFO_26Hz = 2,
  1988. LSM6DS3TR_C_FIFO_52Hz = 3,
  1989. LSM6DS3TR_C_FIFO_104Hz = 4,
  1990. LSM6DS3TR_C_FIFO_208Hz = 5,
  1991. LSM6DS3TR_C_FIFO_416Hz = 6,
  1992. LSM6DS3TR_C_FIFO_833Hz = 7,
  1993. LSM6DS3TR_C_FIFO_1k66Hz = 8,
  1994. LSM6DS3TR_C_FIFO_3k33Hz = 9,
  1995. LSM6DS3TR_C_FIFO_6k66Hz = 10,
  1996. LSM6DS3TR_C_FIFO_RATE_ND = 11, /* ERROR CODE */
  1997. } lsm6ds3tr_c_odr_fifo_t;
  1998. int32_t lsm6ds3tr_c_fifo_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_fifo_t val);
  1999. int32_t lsm6ds3tr_c_fifo_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_fifo_t* val);
  2000. typedef enum {
  2001. LSM6DS3TR_C_DEN_ACT_LOW = 0,
  2002. LSM6DS3TR_C_DEN_ACT_HIGH = 1,
  2003. LSM6DS3TR_C_DEN_POL_ND = 2, /* ERROR CODE */
  2004. } lsm6ds3tr_c_den_lh_t;
  2005. int32_t lsm6ds3tr_c_den_polarity_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_lh_t val);
  2006. int32_t lsm6ds3tr_c_den_polarity_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_lh_t* val);
  2007. typedef enum {
  2008. LSM6DS3TR_C_DEN_DISABLE = 0,
  2009. LSM6DS3TR_C_LEVEL_FIFO = 6,
  2010. LSM6DS3TR_C_LEVEL_LETCHED = 3,
  2011. LSM6DS3TR_C_LEVEL_TRIGGER = 2,
  2012. LSM6DS3TR_C_EDGE_TRIGGER = 4,
  2013. LSM6DS3TR_C_DEN_MODE_ND = 5, /* ERROR CODE */
  2014. } lsm6ds3tr_c_den_mode_t;
  2015. int32_t lsm6ds3tr_c_den_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_mode_t val);
  2016. int32_t lsm6ds3tr_c_den_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_mode_t* val);
  2017. typedef enum {
  2018. LSM6DS3TR_C_STAMP_IN_GY_DATA = 0,
  2019. LSM6DS3TR_C_STAMP_IN_XL_DATA = 1,
  2020. LSM6DS3TR_C_STAMP_IN_GY_XL_DATA = 2,
  2021. LSM6DS3TR_C_DEN_STAMP_ND = 3, /* ERROR CODE */
  2022. } lsm6ds3tr_c_den_xl_en_t;
  2023. int32_t lsm6ds3tr_c_den_enable_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_xl_en_t val);
  2024. int32_t lsm6ds3tr_c_den_enable_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_xl_en_t* val);
  2025. int32_t lsm6ds3tr_c_den_mark_axis_z_set(stmdev_ctx_t* ctx, uint8_t val);
  2026. int32_t lsm6ds3tr_c_den_mark_axis_z_get(stmdev_ctx_t* ctx, uint8_t* val);
  2027. int32_t lsm6ds3tr_c_den_mark_axis_y_set(stmdev_ctx_t* ctx, uint8_t val);
  2028. int32_t lsm6ds3tr_c_den_mark_axis_y_get(stmdev_ctx_t* ctx, uint8_t* val);
  2029. int32_t lsm6ds3tr_c_den_mark_axis_x_set(stmdev_ctx_t* ctx, uint8_t val);
  2030. int32_t lsm6ds3tr_c_den_mark_axis_x_get(stmdev_ctx_t* ctx, uint8_t* val);
  2031. int32_t lsm6ds3tr_c_pedo_step_reset_set(stmdev_ctx_t* ctx, uint8_t val);
  2032. int32_t lsm6ds3tr_c_pedo_step_reset_get(stmdev_ctx_t* ctx, uint8_t* val);
  2033. int32_t lsm6ds3tr_c_pedo_sens_set(stmdev_ctx_t* ctx, uint8_t val);
  2034. int32_t lsm6ds3tr_c_pedo_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
  2035. int32_t lsm6ds3tr_c_pedo_threshold_set(stmdev_ctx_t* ctx, uint8_t val);
  2036. int32_t lsm6ds3tr_c_pedo_threshold_get(stmdev_ctx_t* ctx, uint8_t* val);
  2037. typedef enum {
  2038. LSM6DS3TR_C_PEDO_AT_2g = 0,
  2039. LSM6DS3TR_C_PEDO_AT_4g = 1,
  2040. LSM6DS3TR_C_PEDO_FS_ND = 2, /* ERROR CODE */
  2041. } lsm6ds3tr_c_pedo_fs_t;
  2042. int32_t lsm6ds3tr_c_pedo_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pedo_fs_t val);
  2043. int32_t lsm6ds3tr_c_pedo_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pedo_fs_t* val);
  2044. int32_t lsm6ds3tr_c_pedo_debounce_steps_set(stmdev_ctx_t* ctx, uint8_t val);
  2045. int32_t lsm6ds3tr_c_pedo_debounce_steps_get(stmdev_ctx_t* ctx, uint8_t* val);
  2046. int32_t lsm6ds3tr_c_pedo_timeout_set(stmdev_ctx_t* ctx, uint8_t val);
  2047. int32_t lsm6ds3tr_c_pedo_timeout_get(stmdev_ctx_t* ctx, uint8_t* val);
  2048. int32_t lsm6ds3tr_c_pedo_steps_period_set(stmdev_ctx_t* ctx, uint8_t* buff);
  2049. int32_t lsm6ds3tr_c_pedo_steps_period_get(stmdev_ctx_t* ctx, uint8_t* buff);
  2050. int32_t lsm6ds3tr_c_motion_sens_set(stmdev_ctx_t* ctx, uint8_t val);
  2051. int32_t lsm6ds3tr_c_motion_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
  2052. int32_t lsm6ds3tr_c_motion_threshold_set(stmdev_ctx_t* ctx, uint8_t* buff);
  2053. int32_t lsm6ds3tr_c_motion_threshold_get(stmdev_ctx_t* ctx, uint8_t* buff);
  2054. int32_t lsm6ds3tr_c_tilt_sens_set(stmdev_ctx_t* ctx, uint8_t val);
  2055. int32_t lsm6ds3tr_c_tilt_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
  2056. int32_t lsm6ds3tr_c_wrist_tilt_sens_set(stmdev_ctx_t* ctx, uint8_t val);
  2057. int32_t lsm6ds3tr_c_wrist_tilt_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
  2058. int32_t lsm6ds3tr_c_tilt_latency_set(stmdev_ctx_t* ctx, uint8_t* buff);
  2059. int32_t lsm6ds3tr_c_tilt_latency_get(stmdev_ctx_t* ctx, uint8_t* buff);
  2060. int32_t lsm6ds3tr_c_tilt_threshold_set(stmdev_ctx_t* ctx, uint8_t* buff);
  2061. int32_t lsm6ds3tr_c_tilt_threshold_get(stmdev_ctx_t* ctx, uint8_t* buff);
  2062. int32_t lsm6ds3tr_c_tilt_src_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_a_wrist_tilt_mask_t* val);
  2063. int32_t lsm6ds3tr_c_tilt_src_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_a_wrist_tilt_mask_t* val);
  2064. int32_t lsm6ds3tr_c_mag_soft_iron_set(stmdev_ctx_t* ctx, uint8_t val);
  2065. int32_t lsm6ds3tr_c_mag_soft_iron_get(stmdev_ctx_t* ctx, uint8_t* val);
  2066. int32_t lsm6ds3tr_c_mag_hard_iron_set(stmdev_ctx_t* ctx, uint8_t val);
  2067. int32_t lsm6ds3tr_c_mag_hard_iron_get(stmdev_ctx_t* ctx, uint8_t* val);
  2068. int32_t lsm6ds3tr_c_mag_soft_iron_mat_set(stmdev_ctx_t* ctx, uint8_t* buff);
  2069. int32_t lsm6ds3tr_c_mag_soft_iron_mat_get(stmdev_ctx_t* ctx, uint8_t* buff);
  2070. int32_t lsm6ds3tr_c_mag_offset_set(stmdev_ctx_t* ctx, int16_t* val);
  2071. int32_t lsm6ds3tr_c_mag_offset_get(stmdev_ctx_t* ctx, int16_t* val);
  2072. int32_t lsm6ds3tr_c_func_en_set(stmdev_ctx_t* ctx, uint8_t val);
  2073. int32_t lsm6ds3tr_c_sh_sync_sens_frame_set(stmdev_ctx_t* ctx, uint8_t val);
  2074. int32_t lsm6ds3tr_c_sh_sync_sens_frame_get(stmdev_ctx_t* ctx, uint8_t* val);
  2075. typedef enum {
  2076. LSM6DS3TR_C_RES_RATIO_2_11 = 0,
  2077. LSM6DS3TR_C_RES_RATIO_2_12 = 1,
  2078. LSM6DS3TR_C_RES_RATIO_2_13 = 2,
  2079. LSM6DS3TR_C_RES_RATIO_2_14 = 3,
  2080. LSM6DS3TR_C_RES_RATIO_ND = 4, /* ERROR CODE */
  2081. } lsm6ds3tr_c_rr_t;
  2082. int32_t lsm6ds3tr_c_sh_sync_sens_ratio_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rr_t val);
  2083. int32_t lsm6ds3tr_c_sh_sync_sens_ratio_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rr_t* val);
  2084. int32_t lsm6ds3tr_c_sh_master_set(stmdev_ctx_t* ctx, uint8_t val);
  2085. int32_t lsm6ds3tr_c_sh_master_get(stmdev_ctx_t* ctx, uint8_t* val);
  2086. int32_t lsm6ds3tr_c_sh_pass_through_set(stmdev_ctx_t* ctx, uint8_t val);
  2087. int32_t lsm6ds3tr_c_sh_pass_through_get(stmdev_ctx_t* ctx, uint8_t* val);
  2088. typedef enum {
  2089. LSM6DS3TR_C_EXT_PULL_UP = 0,
  2090. LSM6DS3TR_C_INTERNAL_PULL_UP = 1,
  2091. LSM6DS3TR_C_SH_PIN_MODE = 2, /* ERROR CODE */
  2092. } lsm6ds3tr_c_pull_up_en_t;
  2093. int32_t lsm6ds3tr_c_sh_pin_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pull_up_en_t val);
  2094. int32_t lsm6ds3tr_c_sh_pin_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pull_up_en_t* val);
  2095. typedef enum {
  2096. LSM6DS3TR_C_XL_GY_DRDY = 0,
  2097. LSM6DS3TR_C_EXT_ON_INT2_PIN = 1,
  2098. LSM6DS3TR_C_SH_SYNCRO_ND = 2, /* ERROR CODE */
  2099. } lsm6ds3tr_c_start_config_t;
  2100. int32_t lsm6ds3tr_c_sh_syncro_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_start_config_t val);
  2101. int32_t lsm6ds3tr_c_sh_syncro_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_start_config_t* val);
  2102. int32_t lsm6ds3tr_c_sh_drdy_on_int1_set(stmdev_ctx_t* ctx, uint8_t val);
  2103. int32_t lsm6ds3tr_c_sh_drdy_on_int1_get(stmdev_ctx_t* ctx, uint8_t* val);
  2104. typedef struct {
  2105. lsm6ds3tr_c_sensorhub1_reg_t sh_byte_1;
  2106. lsm6ds3tr_c_sensorhub2_reg_t sh_byte_2;
  2107. lsm6ds3tr_c_sensorhub3_reg_t sh_byte_3;
  2108. lsm6ds3tr_c_sensorhub4_reg_t sh_byte_4;
  2109. lsm6ds3tr_c_sensorhub5_reg_t sh_byte_5;
  2110. lsm6ds3tr_c_sensorhub6_reg_t sh_byte_6;
  2111. lsm6ds3tr_c_sensorhub7_reg_t sh_byte_7;
  2112. lsm6ds3tr_c_sensorhub8_reg_t sh_byte_8;
  2113. lsm6ds3tr_c_sensorhub9_reg_t sh_byte_9;
  2114. lsm6ds3tr_c_sensorhub10_reg_t sh_byte_10;
  2115. lsm6ds3tr_c_sensorhub11_reg_t sh_byte_11;
  2116. lsm6ds3tr_c_sensorhub12_reg_t sh_byte_12;
  2117. lsm6ds3tr_c_sensorhub13_reg_t sh_byte_13;
  2118. lsm6ds3tr_c_sensorhub14_reg_t sh_byte_14;
  2119. lsm6ds3tr_c_sensorhub15_reg_t sh_byte_15;
  2120. lsm6ds3tr_c_sensorhub16_reg_t sh_byte_16;
  2121. lsm6ds3tr_c_sensorhub17_reg_t sh_byte_17;
  2122. lsm6ds3tr_c_sensorhub18_reg_t sh_byte_18;
  2123. } lsm6ds3tr_c_emb_sh_read_t;
  2124. int32_t lsm6ds3tr_c_sh_read_data_raw_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_emb_sh_read_t* val);
  2125. int32_t lsm6ds3tr_c_sh_cmd_sens_sync_set(stmdev_ctx_t* ctx, uint8_t val);
  2126. int32_t lsm6ds3tr_c_sh_cmd_sens_sync_get(stmdev_ctx_t* ctx, uint8_t* val);
  2127. int32_t lsm6ds3tr_c_sh_spi_sync_error_set(stmdev_ctx_t* ctx, uint8_t val);
  2128. int32_t lsm6ds3tr_c_sh_spi_sync_error_get(stmdev_ctx_t* ctx, uint8_t* val);
  2129. typedef enum {
  2130. LSM6DS3TR_C_SLV_0 = 0,
  2131. LSM6DS3TR_C_SLV_0_1 = 1,
  2132. LSM6DS3TR_C_SLV_0_1_2 = 2,
  2133. LSM6DS3TR_C_SLV_0_1_2_3 = 3,
  2134. LSM6DS3TR_C_SLV_EN_ND = 4, /* ERROR CODE */
  2135. } lsm6ds3tr_c_aux_sens_on_t;
  2136. int32_t lsm6ds3tr_c_sh_num_of_dev_connected_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_aux_sens_on_t val);
  2137. int32_t lsm6ds3tr_c_sh_num_of_dev_connected_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_aux_sens_on_t* val);
  2138. typedef struct {
  2139. uint8_t slv0_add;
  2140. uint8_t slv0_subadd;
  2141. uint8_t slv0_data;
  2142. } lsm6ds3tr_c_sh_cfg_write_t;
  2143. int32_t lsm6ds3tr_c_sh_cfg_write(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_write_t* val);
  2144. typedef struct {
  2145. uint8_t slv_add;
  2146. uint8_t slv_subadd;
  2147. uint8_t slv_len;
  2148. } lsm6ds3tr_c_sh_cfg_read_t;
  2149. int32_t lsm6ds3tr_c_sh_slv0_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
  2150. int32_t lsm6ds3tr_c_sh_slv1_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
  2151. int32_t lsm6ds3tr_c_sh_slv2_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
  2152. int32_t lsm6ds3tr_c_sh_slv3_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
  2153. typedef enum {
  2154. LSM6DS3TR_C_SL0_NO_DEC = 0,
  2155. LSM6DS3TR_C_SL0_DEC_2 = 1,
  2156. LSM6DS3TR_C_SL0_DEC_4 = 2,
  2157. LSM6DS3TR_C_SL0_DEC_8 = 3,
  2158. LSM6DS3TR_C_SL0_DEC_ND = 4, /* ERROR CODE */
  2159. } lsm6ds3tr_c_slave0_rate_t;
  2160. int32_t lsm6ds3tr_c_sh_slave_0_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave0_rate_t val);
  2161. int32_t lsm6ds3tr_c_sh_slave_0_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave0_rate_t* val);
  2162. typedef enum {
  2163. LSM6DS3TR_C_EACH_SH_CYCLE = 0,
  2164. LSM6DS3TR_C_ONLY_FIRST_CYCLE = 1,
  2165. LSM6DS3TR_C_SH_WR_MODE_ND = 2, /* ERROR CODE */
  2166. } lsm6ds3tr_c_write_once_t;
  2167. int32_t lsm6ds3tr_c_sh_write_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_write_once_t val);
  2168. int32_t lsm6ds3tr_c_sh_write_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_write_once_t* val);
  2169. typedef enum {
  2170. LSM6DS3TR_C_SL1_NO_DEC = 0,
  2171. LSM6DS3TR_C_SL1_DEC_2 = 1,
  2172. LSM6DS3TR_C_SL1_DEC_4 = 2,
  2173. LSM6DS3TR_C_SL1_DEC_8 = 3,
  2174. LSM6DS3TR_C_SL1_DEC_ND = 4, /* ERROR CODE */
  2175. } lsm6ds3tr_c_slave1_rate_t;
  2176. int32_t lsm6ds3tr_c_sh_slave_1_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave1_rate_t val);
  2177. int32_t lsm6ds3tr_c_sh_slave_1_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave1_rate_t* val);
  2178. typedef enum {
  2179. LSM6DS3TR_C_SL2_NO_DEC = 0,
  2180. LSM6DS3TR_C_SL2_DEC_2 = 1,
  2181. LSM6DS3TR_C_SL2_DEC_4 = 2,
  2182. LSM6DS3TR_C_SL2_DEC_8 = 3,
  2183. LSM6DS3TR_C_SL2_DEC_ND = 4, /* ERROR CODE */
  2184. } lsm6ds3tr_c_slave2_rate_t;
  2185. int32_t lsm6ds3tr_c_sh_slave_2_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave2_rate_t val);
  2186. int32_t lsm6ds3tr_c_sh_slave_2_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave2_rate_t* val);
  2187. typedef enum {
  2188. LSM6DS3TR_C_SL3_NO_DEC = 0,
  2189. LSM6DS3TR_C_SL3_DEC_2 = 1,
  2190. LSM6DS3TR_C_SL3_DEC_4 = 2,
  2191. LSM6DS3TR_C_SL3_DEC_8 = 3,
  2192. LSM6DS3TR_C_SL3_DEC_ND = 4, /* ERROR CODE */
  2193. } lsm6ds3tr_c_slave3_rate_t;
  2194. int32_t lsm6ds3tr_c_sh_slave_3_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave3_rate_t val);
  2195. int32_t lsm6ds3tr_c_sh_slave_3_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave3_rate_t* val);
  2196. /**
  2197. * @}
  2198. *
  2199. */
  2200. #ifdef __cplusplus
  2201. }
  2202. #endif
  2203. #endif /* LSM6DS3TR_C_DRIVER_H */
  2204. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/