| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448 |
- /**
- ******************************************************************************
- * @file lsm6ds3tr_c_reg.h
- * @author Sensors Software Solution Team
- * @brief This file contains all the functions prototypes for the
- * lsm6ds3tr_c_reg.c driver.
- ******************************************************************************
- * @attention
- *
- * <h2><center>© Copyright (c) 2021 STMicroelectronics.
- * All rights reserved.</center></h2>
- *
- * This software component is licensed by ST under BSD 3-Clause license,
- * the "License"; You may not use this file except in compliance with the
- * License. You may obtain a copy of the License at:
- * opensource.org/licenses/BSD-3-Clause
- *
- ******************************************************************************
- */
- /* Define to prevent recursive inclusion -------------------------------------*/
- #ifndef LSM6DS3TR_C_DRIVER_H
- #define LSM6DS3TR_C_DRIVER_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- /* Includes ------------------------------------------------------------------*/
- #include <stdint.h>
- #include <stddef.h>
- #include <math.h>
- /** @addtogroup LSM6DS3TR_C
- * @{
- *
- */
- /** @defgroup Endianness definitions
- * @{
- *
- */
- #ifndef DRV_BYTE_ORDER
- #ifndef __BYTE_ORDER__
- #define DRV_LITTLE_ENDIAN 1234
- #define DRV_BIG_ENDIAN 4321
- /** if _BYTE_ORDER is not defined, choose the endianness of your architecture
- * by uncommenting the define which fits your platform endianness
- */
- //#define DRV_BYTE_ORDER DRV_BIG_ENDIAN
- #define DRV_BYTE_ORDER DRV_LITTLE_ENDIAN
- #else /* defined __BYTE_ORDER__ */
- #define DRV_LITTLE_ENDIAN __ORDER_LITTLE_ENDIAN__
- #define DRV_BIG_ENDIAN __ORDER_BIG_ENDIAN__
- #define DRV_BYTE_ORDER __BYTE_ORDER__
- #endif /* __BYTE_ORDER__*/
- #endif /* DRV_BYTE_ORDER */
- /**
- * @}
- *
- */
- /** @defgroup STMicroelectronics sensors common types
- * @{
- *
- */
- #ifndef MEMS_SHARED_TYPES
- #define MEMS_SHARED_TYPES
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } bitwise_t;
- #define PROPERTY_DISABLE (0U)
- #define PROPERTY_ENABLE (1U)
- /** @addtogroup Interfaces_Functions
- * @brief This section provide a set of functions used to read and
- * write a generic register of the device.
- * MANDATORY: return 0 -> no Error.
- * @{
- *
- */
- typedef int32_t (*stmdev_write_ptr)(void*, uint8_t, const uint8_t*, uint16_t);
- typedef int32_t (*stmdev_read_ptr)(void*, uint8_t, uint8_t*, uint16_t);
- typedef void (*stmdev_mdelay_ptr)(uint32_t millisec);
- typedef struct {
- /** Component mandatory fields **/
- stmdev_write_ptr write_reg;
- stmdev_read_ptr read_reg;
- /** Component optional fields **/
- stmdev_mdelay_ptr mdelay;
- /** Customizable optional pointer **/
- void* handle;
- } stmdev_ctx_t;
- /**
- * @}
- *
- */
- #endif /* MEMS_SHARED_TYPES */
- #ifndef MEMS_UCF_SHARED_TYPES
- #define MEMS_UCF_SHARED_TYPES
- /** @defgroup Generic address-data structure definition
- * @brief This structure is useful to load a predefined configuration
- * of a sensor.
- * You can create a sensor configuration by your own or using
- * Unico / Unicleo tools available on STMicroelectronics
- * web site.
- *
- * @{
- *
- */
- typedef struct {
- uint8_t address;
- uint8_t data;
- } ucf_line_t;
- /**
- * @}
- *
- */
- #endif /* MEMS_UCF_SHARED_TYPES */
- /**
- * @}
- *
- */
- /** @defgroup LSM6DS3TR_C_Infos
- * @{
- *
- */
- /** I2C Device Address 8 bit format if SA0=0 -> D5 if SA0=1 -> D7 **/
- #define LSM6DS3TR_C_I2C_ADD_L 0xD5U
- #define LSM6DS3TR_C_I2C_ADD_H 0xD7U
- /** Device Identification (Who am I) **/
- #define LSM6DS3TR_C_ID 0x6AU
- /**
- * @}
- *
- */
- #define LSM6DS3TR_C_FUNC_CFG_ACCESS 0x01U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 5;
- uint8_t func_cfg_en : 3; /* func_cfg_en + func_cfg_en_b */
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t func_cfg_en : 3; /* func_cfg_en + func_cfg_en_b */
- uint8_t not_used_01 : 5;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_func_cfg_access_t;
- #define LSM6DS3TR_C_SENSOR_SYNC_TIME_FRAME 0x04U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t tph : 4;
- uint8_t not_used_01 : 4;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 4;
- uint8_t tph : 4;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensor_sync_time_frame_t;
- #define LSM6DS3TR_C_SENSOR_SYNC_RES_RATIO 0x05U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t rr : 2;
- uint8_t not_used_01 : 6;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 6;
- uint8_t rr : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensor_sync_res_ratio_t;
- #define LSM6DS3TR_C_FIFO_CTRL1 0x06U
- typedef struct {
- uint8_t fth : 8; /* + FIFO_CTRL2(fth) */
- } lsm6ds3tr_c_fifo_ctrl1_t;
- #define LSM6DS3TR_C_FIFO_CTRL2 0x07U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
- uint8_t fifo_temp_en : 1;
- uint8_t not_used_01 : 2;
- uint8_t timer_pedo_fifo_drdy : 1;
- uint8_t timer_pedo_fifo_en : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t timer_pedo_fifo_en : 1;
- uint8_t timer_pedo_fifo_drdy : 1;
- uint8_t not_used_01 : 2;
- uint8_t fifo_temp_en : 1;
- uint8_t fth : 3; /* + FIFO_CTRL1(fth) */
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_ctrl2_t;
- #define LSM6DS3TR_C_FIFO_CTRL3 0x08U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t dec_fifo_xl : 3;
- uint8_t dec_fifo_gyro : 3;
- uint8_t not_used_01 : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t dec_fifo_gyro : 3;
- uint8_t dec_fifo_xl : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_ctrl3_t;
- #define LSM6DS3TR_C_FIFO_CTRL4 0x09U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t dec_ds3_fifo : 3;
- uint8_t dec_ds4_fifo : 3;
- uint8_t only_high_data : 1;
- uint8_t stop_on_fth : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t stop_on_fth : 1;
- uint8_t only_high_data : 1;
- uint8_t dec_ds4_fifo : 3;
- uint8_t dec_ds3_fifo : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_ctrl4_t;
- #define LSM6DS3TR_C_FIFO_CTRL5 0x0AU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t fifo_mode : 3;
- uint8_t odr_fifo : 4;
- uint8_t not_used_01 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 1;
- uint8_t odr_fifo : 4;
- uint8_t fifo_mode : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_ctrl5_t;
- #define LSM6DS3TR_C_DRDY_PULSE_CFG_G 0x0BU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t int2_wrist_tilt : 1;
- uint8_t not_used_01 : 6;
- uint8_t drdy_pulsed : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t drdy_pulsed : 1;
- uint8_t not_used_01 : 6;
- uint8_t int2_wrist_tilt : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_drdy_pulse_cfg_g_t;
- #define LSM6DS3TR_C_INT1_CTRL 0x0DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t int1_drdy_xl : 1;
- uint8_t int1_drdy_g : 1;
- uint8_t int1_boot : 1;
- uint8_t int1_fth : 1;
- uint8_t int1_fifo_ovr : 1;
- uint8_t int1_full_flag : 1;
- uint8_t int1_sign_mot : 1;
- uint8_t int1_step_detector : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t int1_step_detector : 1;
- uint8_t int1_sign_mot : 1;
- uint8_t int1_full_flag : 1;
- uint8_t int1_fifo_ovr : 1;
- uint8_t int1_fth : 1;
- uint8_t int1_boot : 1;
- uint8_t int1_drdy_g : 1;
- uint8_t int1_drdy_xl : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_int1_ctrl_t;
- #define LSM6DS3TR_C_INT2_CTRL 0x0EU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t int2_drdy_xl : 1;
- uint8_t int2_drdy_g : 1;
- uint8_t int2_drdy_temp : 1;
- uint8_t int2_fth : 1;
- uint8_t int2_fifo_ovr : 1;
- uint8_t int2_full_flag : 1;
- uint8_t int2_step_count_ov : 1;
- uint8_t int2_step_delta : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t int2_step_delta : 1;
- uint8_t int2_step_count_ov : 1;
- uint8_t int2_full_flag : 1;
- uint8_t int2_fifo_ovr : 1;
- uint8_t int2_fth : 1;
- uint8_t int2_drdy_temp : 1;
- uint8_t int2_drdy_g : 1;
- uint8_t int2_drdy_xl : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_int2_ctrl_t;
- #define LSM6DS3TR_C_WHO_AM_I 0x0FU
- #define LSM6DS3TR_C_CTRL1_XL 0x10U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bw0_xl : 1;
- uint8_t lpf1_bw_sel : 1;
- uint8_t fs_xl : 2;
- uint8_t odr_xl : 4;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t odr_xl : 4;
- uint8_t fs_xl : 2;
- uint8_t lpf1_bw_sel : 1;
- uint8_t bw0_xl : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl1_xl_t;
- #define LSM6DS3TR_C_CTRL2_G 0x11U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 1;
- uint8_t fs_g : 3; /* fs_g + fs_125 */
- uint8_t odr_g : 4;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t odr_g : 4;
- uint8_t fs_g : 3; /* fs_g + fs_125 */
- uint8_t not_used_01 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl2_g_t;
- #define LSM6DS3TR_C_CTRL3_C 0x12U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t sw_reset : 1;
- uint8_t ble : 1;
- uint8_t if_inc : 1;
- uint8_t sim : 1;
- uint8_t pp_od : 1;
- uint8_t h_lactive : 1;
- uint8_t bdu : 1;
- uint8_t boot : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t boot : 1;
- uint8_t bdu : 1;
- uint8_t h_lactive : 1;
- uint8_t pp_od : 1;
- uint8_t sim : 1;
- uint8_t if_inc : 1;
- uint8_t ble : 1;
- uint8_t sw_reset : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl3_c_t;
- #define LSM6DS3TR_C_CTRL4_C 0x13U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 1;
- uint8_t lpf1_sel_g : 1;
- uint8_t i2c_disable : 1;
- uint8_t drdy_mask : 1;
- uint8_t den_drdy_int1 : 1;
- uint8_t int2_on_int1 : 1;
- uint8_t sleep : 1;
- uint8_t den_xl_en : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t den_xl_en : 1;
- uint8_t sleep : 1;
- uint8_t int2_on_int1 : 1;
- uint8_t den_drdy_int1 : 1;
- uint8_t drdy_mask : 1;
- uint8_t i2c_disable : 1;
- uint8_t lpf1_sel_g : 1;
- uint8_t not_used_01 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl4_c_t;
- #define LSM6DS3TR_C_CTRL5_C 0x14U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t st_xl : 2;
- uint8_t st_g : 2;
- uint8_t den_lh : 1;
- uint8_t rounding : 3;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t rounding : 3;
- uint8_t den_lh : 1;
- uint8_t st_g : 2;
- uint8_t st_xl : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl5_c_t;
- #define LSM6DS3TR_C_CTRL6_C 0x15U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t ftype : 2;
- uint8_t not_used_01 : 1;
- uint8_t usr_off_w : 1;
- uint8_t xl_hm_mode : 1;
- uint8_t den_mode : 3; /* trig_en + lvl_en + lvl2_en */
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t den_mode : 3; /* trig_en + lvl_en + lvl2_en */
- uint8_t xl_hm_mode : 1;
- uint8_t usr_off_w : 1;
- uint8_t not_used_01 : 1;
- uint8_t ftype : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl6_c_t;
- #define LSM6DS3TR_C_CTRL7_G 0x16U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t rounding_status : 1;
- uint8_t not_used_02 : 1;
- uint8_t hpm_g : 2;
- uint8_t hp_en_g : 1;
- uint8_t g_hm_mode : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t g_hm_mode : 1;
- uint8_t hp_en_g : 1;
- uint8_t hpm_g : 2;
- uint8_t not_used_02 : 1;
- uint8_t rounding_status : 1;
- uint8_t not_used_01 : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl7_g_t;
- #define LSM6DS3TR_C_CTRL8_XL 0x17U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t low_pass_on_6d : 1;
- uint8_t not_used_01 : 1;
- uint8_t hp_slope_xl_en : 1;
- uint8_t input_composite : 1;
- uint8_t hp_ref_mode : 1;
- uint8_t hpcf_xl : 2;
- uint8_t lpf2_xl_en : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t lpf2_xl_en : 1;
- uint8_t hpcf_xl : 2;
- uint8_t hp_ref_mode : 1;
- uint8_t input_composite : 1;
- uint8_t hp_slope_xl_en : 1;
- uint8_t not_used_01 : 1;
- uint8_t low_pass_on_6d : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl8_xl_t;
- #define LSM6DS3TR_C_CTRL9_XL 0x18U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t soft_en : 1;
- uint8_t not_used_02 : 1;
- uint8_t den_xl_g : 1;
- uint8_t den_z : 1;
- uint8_t den_y : 1;
- uint8_t den_x : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t den_x : 1;
- uint8_t den_y : 1;
- uint8_t den_z : 1;
- uint8_t den_xl_g : 1;
- uint8_t not_used_02 : 1;
- uint8_t soft_en : 1;
- uint8_t not_used_01 : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl9_xl_t;
- #define LSM6DS3TR_C_CTRL10_C 0x19U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t sign_motion_en : 1;
- uint8_t pedo_rst_step : 1;
- uint8_t func_en : 1;
- uint8_t tilt_en : 1;
- uint8_t pedo_en : 1;
- uint8_t timer_en : 1;
- uint8_t not_used_01 : 1;
- uint8_t wrist_tilt_en : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t wrist_tilt_en : 1;
- uint8_t not_used_01 : 1;
- uint8_t timer_en : 1;
- uint8_t pedo_en : 1;
- uint8_t tilt_en : 1;
- uint8_t func_en : 1;
- uint8_t pedo_rst_step : 1;
- uint8_t sign_motion_en : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_ctrl10_c_t;
- #define LSM6DS3TR_C_MASTER_CONFIG 0x1AU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t master_on : 1;
- uint8_t iron_en : 1;
- uint8_t pass_through_mode : 1;
- uint8_t pull_up_en : 1;
- uint8_t start_config : 1;
- uint8_t not_used_01 : 1;
- uint8_t data_valid_sel_fifo : 1;
- uint8_t drdy_on_int1 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t drdy_on_int1 : 1;
- uint8_t data_valid_sel_fifo : 1;
- uint8_t not_used_01 : 1;
- uint8_t start_config : 1;
- uint8_t pull_up_en : 1;
- uint8_t pass_through_mode : 1;
- uint8_t iron_en : 1;
- uint8_t master_on : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_master_config_t;
- #define LSM6DS3TR_C_WAKE_UP_SRC 0x1BU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t z_wu : 1;
- uint8_t y_wu : 1;
- uint8_t x_wu : 1;
- uint8_t wu_ia : 1;
- uint8_t sleep_state_ia : 1;
- uint8_t ff_ia : 1;
- uint8_t not_used_01 : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t ff_ia : 1;
- uint8_t sleep_state_ia : 1;
- uint8_t wu_ia : 1;
- uint8_t x_wu : 1;
- uint8_t y_wu : 1;
- uint8_t z_wu : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_wake_up_src_t;
- #define LSM6DS3TR_C_TAP_SRC 0x1CU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t z_tap : 1;
- uint8_t y_tap : 1;
- uint8_t x_tap : 1;
- uint8_t tap_sign : 1;
- uint8_t double_tap : 1;
- uint8_t single_tap : 1;
- uint8_t tap_ia : 1;
- uint8_t not_used_01 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 1;
- uint8_t tap_ia : 1;
- uint8_t single_tap : 1;
- uint8_t double_tap : 1;
- uint8_t tap_sign : 1;
- uint8_t x_tap : 1;
- uint8_t y_tap : 1;
- uint8_t z_tap : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_tap_src_t;
- #define LSM6DS3TR_C_D6D_SRC 0x1DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t xl : 1;
- uint8_t xh : 1;
- uint8_t yl : 1;
- uint8_t yh : 1;
- uint8_t zl : 1;
- uint8_t zh : 1;
- uint8_t d6d_ia : 1;
- uint8_t den_drdy : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t den_drdy : 1;
- uint8_t d6d_ia : 1;
- uint8_t zh : 1;
- uint8_t zl : 1;
- uint8_t yh : 1;
- uint8_t yl : 1;
- uint8_t xh : 1;
- uint8_t xl : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_d6d_src_t;
- #define LSM6DS3TR_C_STATUS_REG 0x1EU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t xlda : 1;
- uint8_t gda : 1;
- uint8_t tda : 1;
- uint8_t not_used_01 : 5;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 5;
- uint8_t tda : 1;
- uint8_t gda : 1;
- uint8_t xlda : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_status_reg_t;
- #define LSM6DS3TR_C_OUT_TEMP_L 0x20U
- #define LSM6DS3TR_C_OUT_TEMP_H 0x21U
- #define LSM6DS3TR_C_OUTX_L_G 0x22U
- #define LSM6DS3TR_C_OUTX_H_G 0x23U
- #define LSM6DS3TR_C_OUTY_L_G 0x24U
- #define LSM6DS3TR_C_OUTY_H_G 0x25U
- #define LSM6DS3TR_C_OUTZ_L_G 0x26U
- #define LSM6DS3TR_C_OUTZ_H_G 0x27U
- #define LSM6DS3TR_C_OUTX_L_XL 0x28U
- #define LSM6DS3TR_C_OUTX_H_XL 0x29U
- #define LSM6DS3TR_C_OUTY_L_XL 0x2AU
- #define LSM6DS3TR_C_OUTY_H_XL 0x2BU
- #define LSM6DS3TR_C_OUTZ_L_XL 0x2CU
- #define LSM6DS3TR_C_OUTZ_H_XL 0x2DU
- #define LSM6DS3TR_C_SENSORHUB1_REG 0x2EU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub1_reg_t;
- #define LSM6DS3TR_C_SENSORHUB2_REG 0x2FU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub2_reg_t;
- #define LSM6DS3TR_C_SENSORHUB3_REG 0x30U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub3_reg_t;
- #define LSM6DS3TR_C_SENSORHUB4_REG 0x31U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub4_reg_t;
- #define LSM6DS3TR_C_SENSORHUB5_REG 0x32U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub5_reg_t;
- #define LSM6DS3TR_C_SENSORHUB6_REG 0x33U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub6_reg_t;
- #define LSM6DS3TR_C_SENSORHUB7_REG 0x34U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub7_reg_t;
- #define LSM6DS3TR_C_SENSORHUB8_REG 0x35U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub8_reg_t;
- #define LSM6DS3TR_C_SENSORHUB9_REG 0x36U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub9_reg_t;
- #define LSM6DS3TR_C_SENSORHUB10_REG 0x37U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub10_reg_t;
- #define LSM6DS3TR_C_SENSORHUB11_REG 0x38U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub11_reg_t;
- #define LSM6DS3TR_C_SENSORHUB12_REG 0x39U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub12_reg_t;
- #define LSM6DS3TR_C_FIFO_STATUS1 0x3AU
- typedef struct {
- uint8_t diff_fifo : 8; /* + FIFO_STATUS2(diff_fifo) */
- } lsm6ds3tr_c_fifo_status1_t;
- #define LSM6DS3TR_C_FIFO_STATUS2 0x3BU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
- uint8_t not_used_01 : 1;
- uint8_t fifo_empty : 1;
- uint8_t fifo_full_smart : 1;
- uint8_t over_run : 1;
- uint8_t waterm : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t waterm : 1;
- uint8_t over_run : 1;
- uint8_t fifo_full_smart : 1;
- uint8_t fifo_empty : 1;
- uint8_t not_used_01 : 1;
- uint8_t diff_fifo : 3; /* + FIFO_STATUS1(diff_fifo) */
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_status2_t;
- #define LSM6DS3TR_C_FIFO_STATUS3 0x3CU
- typedef struct {
- uint8_t fifo_pattern : 8; /* + FIFO_STATUS4(fifo_pattern) */
- } lsm6ds3tr_c_fifo_status3_t;
- #define LSM6DS3TR_C_FIFO_STATUS4 0x3DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t fifo_pattern : 2; /* + FIFO_STATUS3(fifo_pattern) */
- uint8_t not_used_01 : 6;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_01 : 6;
- uint8_t fifo_pattern : 2; /* + FIFO_STATUS3(fifo_pattern) */
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_fifo_status4_t;
- #define LSM6DS3TR_C_FIFO_DATA_OUT_L 0x3EU
- #define LSM6DS3TR_C_FIFO_DATA_OUT_H 0x3FU
- #define LSM6DS3TR_C_TIMESTAMP0_REG 0x40U
- #define LSM6DS3TR_C_TIMESTAMP1_REG 0x41U
- #define LSM6DS3TR_C_TIMESTAMP2_REG 0x42U
- #define LSM6DS3TR_C_STEP_TIMESTAMP_L 0x49U
- #define LSM6DS3TR_C_STEP_TIMESTAMP_H 0x4AU
- #define LSM6DS3TR_C_STEP_COUNTER_L 0x4BU
- #define LSM6DS3TR_C_STEP_COUNTER_H 0x4CU
- #define LSM6DS3TR_C_SENSORHUB13_REG 0x4DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub13_reg_t;
- #define LSM6DS3TR_C_SENSORHUB14_REG 0x4EU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub14_reg_t;
- #define LSM6DS3TR_C_SENSORHUB15_REG 0x4FU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub15_reg_t;
- #define LSM6DS3TR_C_SENSORHUB16_REG 0x50U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub16_reg_t;
- #define LSM6DS3TR_C_SENSORHUB17_REG 0x51U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub17_reg_t;
- #define LSM6DS3TR_C_SENSORHUB18_REG 0x52U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t bit0 : 1;
- uint8_t bit1 : 1;
- uint8_t bit2 : 1;
- uint8_t bit3 : 1;
- uint8_t bit4 : 1;
- uint8_t bit5 : 1;
- uint8_t bit6 : 1;
- uint8_t bit7 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t bit7 : 1;
- uint8_t bit6 : 1;
- uint8_t bit5 : 1;
- uint8_t bit4 : 1;
- uint8_t bit3 : 1;
- uint8_t bit2 : 1;
- uint8_t bit1 : 1;
- uint8_t bit0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_sensorhub18_reg_t;
- #define LSM6DS3TR_C_FUNC_SRC1 0x53U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t sensorhub_end_op : 1;
- uint8_t si_end_op : 1;
- uint8_t hi_fail : 1;
- uint8_t step_overflow : 1;
- uint8_t step_detected : 1;
- uint8_t tilt_ia : 1;
- uint8_t sign_motion_ia : 1;
- uint8_t step_count_delta_ia : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t step_count_delta_ia : 1;
- uint8_t sign_motion_ia : 1;
- uint8_t tilt_ia : 1;
- uint8_t step_detected : 1;
- uint8_t step_overflow : 1;
- uint8_t hi_fail : 1;
- uint8_t si_end_op : 1;
- uint8_t sensorhub_end_op : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_func_src1_t;
- #define LSM6DS3TR_C_FUNC_SRC2 0x54U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t wrist_tilt_ia : 1;
- uint8_t not_used_01 : 2;
- uint8_t slave0_nack : 1;
- uint8_t slave1_nack : 1;
- uint8_t slave2_nack : 1;
- uint8_t slave3_nack : 1;
- uint8_t not_used_02 : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t not_used_02 : 1;
- uint8_t slave3_nack : 1;
- uint8_t slave2_nack : 1;
- uint8_t slave1_nack : 1;
- uint8_t slave0_nack : 1;
- uint8_t not_used_01 : 2;
- uint8_t wrist_tilt_ia : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_func_src2_t;
- #define LSM6DS3TR_C_WRIST_TILT_IA 0x55U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t wrist_tilt_ia_zneg : 1;
- uint8_t wrist_tilt_ia_zpos : 1;
- uint8_t wrist_tilt_ia_yneg : 1;
- uint8_t wrist_tilt_ia_ypos : 1;
- uint8_t wrist_tilt_ia_xneg : 1;
- uint8_t wrist_tilt_ia_xpos : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t wrist_tilt_ia_xpos : 1;
- uint8_t wrist_tilt_ia_xneg : 1;
- uint8_t wrist_tilt_ia_ypos : 1;
- uint8_t wrist_tilt_ia_yneg : 1;
- uint8_t wrist_tilt_ia_zpos : 1;
- uint8_t wrist_tilt_ia_zneg : 1;
- uint8_t not_used_01 : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_wrist_tilt_ia_t;
- #define LSM6DS3TR_C_TAP_CFG 0x58U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t lir : 1;
- uint8_t tap_z_en : 1;
- uint8_t tap_y_en : 1;
- uint8_t tap_x_en : 1;
- uint8_t slope_fds : 1;
- uint8_t inact_en : 2;
- uint8_t interrupts_enable : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t interrupts_enable : 1;
- uint8_t inact_en : 2;
- uint8_t slope_fds : 1;
- uint8_t tap_x_en : 1;
- uint8_t tap_y_en : 1;
- uint8_t tap_z_en : 1;
- uint8_t lir : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_tap_cfg_t;
- #define LSM6DS3TR_C_TAP_THS_6D 0x59U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t tap_ths : 5;
- uint8_t sixd_ths : 2;
- uint8_t d4d_en : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t d4d_en : 1;
- uint8_t sixd_ths : 2;
- uint8_t tap_ths : 5;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_tap_ths_6d_t;
- #define LSM6DS3TR_C_INT_DUR2 0x5AU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t shock : 2;
- uint8_t quiet : 2;
- uint8_t dur : 4;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t dur : 4;
- uint8_t quiet : 2;
- uint8_t shock : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_int_dur2_t;
- #define LSM6DS3TR_C_WAKE_UP_THS 0x5BU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t wk_ths : 6;
- uint8_t not_used_01 : 1;
- uint8_t single_double_tap : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t single_double_tap : 1;
- uint8_t not_used_01 : 1;
- uint8_t wk_ths : 6;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_wake_up_ths_t;
- #define LSM6DS3TR_C_WAKE_UP_DUR 0x5CU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t sleep_dur : 4;
- uint8_t timer_hr : 1;
- uint8_t wake_dur : 2;
- uint8_t ff_dur : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t ff_dur : 1;
- uint8_t wake_dur : 2;
- uint8_t timer_hr : 1;
- uint8_t sleep_dur : 4;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_wake_up_dur_t;
- #define LSM6DS3TR_C_FREE_FALL 0x5DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t ff_ths : 3;
- uint8_t ff_dur : 5;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t ff_dur : 5;
- uint8_t ff_ths : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_free_fall_t;
- #define LSM6DS3TR_C_MD1_CFG 0x5EU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t int1_timer : 1;
- uint8_t int1_tilt : 1;
- uint8_t int1_6d : 1;
- uint8_t int1_double_tap : 1;
- uint8_t int1_ff : 1;
- uint8_t int1_wu : 1;
- uint8_t int1_single_tap : 1;
- uint8_t int1_inact_state : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t int1_inact_state : 1;
- uint8_t int1_single_tap : 1;
- uint8_t int1_wu : 1;
- uint8_t int1_ff : 1;
- uint8_t int1_double_tap : 1;
- uint8_t int1_6d : 1;
- uint8_t int1_tilt : 1;
- uint8_t int1_timer : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_md1_cfg_t;
- #define LSM6DS3TR_C_MD2_CFG 0x5FU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t int2_iron : 1;
- uint8_t int2_tilt : 1;
- uint8_t int2_6d : 1;
- uint8_t int2_double_tap : 1;
- uint8_t int2_ff : 1;
- uint8_t int2_wu : 1;
- uint8_t int2_single_tap : 1;
- uint8_t int2_inact_state : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t int2_inact_state : 1;
- uint8_t int2_single_tap : 1;
- uint8_t int2_wu : 1;
- uint8_t int2_ff : 1;
- uint8_t int2_double_tap : 1;
- uint8_t int2_6d : 1;
- uint8_t int2_tilt : 1;
- uint8_t int2_iron : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_md2_cfg_t;
- #define LSM6DS3TR_C_MASTER_CMD_CODE 0x60U
- typedef struct {
- uint8_t master_cmd_code : 8;
- } lsm6ds3tr_c_master_cmd_code_t;
- #define LSM6DS3TR_C_SENS_SYNC_SPI_ERROR_CODE 0x61U
- typedef struct {
- uint8_t error_code : 8;
- } lsm6ds3tr_c_sens_sync_spi_error_code_t;
- #define LSM6DS3TR_C_OUT_MAG_RAW_X_L 0x66U
- #define LSM6DS3TR_C_OUT_MAG_RAW_X_H 0x67U
- #define LSM6DS3TR_C_OUT_MAG_RAW_Y_L 0x68U
- #define LSM6DS3TR_C_OUT_MAG_RAW_Y_H 0x69U
- #define LSM6DS3TR_C_OUT_MAG_RAW_Z_L 0x6AU
- #define LSM6DS3TR_C_OUT_MAG_RAW_Z_H 0x6BU
- #define LSM6DS3TR_C_X_OFS_USR 0x73U
- #define LSM6DS3TR_C_Y_OFS_USR 0x74U
- #define LSM6DS3TR_C_Z_OFS_USR 0x75U
- #define LSM6DS3TR_C_SLV0_ADD 0x02U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t rw_0 : 1;
- uint8_t slave0_add : 7;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave0_add : 7;
- uint8_t rw_0 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slv0_add_t;
- #define LSM6DS3TR_C_SLV0_SUBADD 0x03U
- typedef struct {
- uint8_t slave0_reg : 8;
- } lsm6ds3tr_c_slv0_subadd_t;
- #define LSM6DS3TR_C_SLAVE0_CONFIG 0x04U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t slave0_numop : 3;
- uint8_t src_mode : 1;
- uint8_t aux_sens_on : 2;
- uint8_t slave0_rate : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave0_rate : 2;
- uint8_t aux_sens_on : 2;
- uint8_t src_mode : 1;
- uint8_t slave0_numop : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slave0_config_t;
- #define LSM6DS3TR_C_SLV1_ADD 0x05U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t r_1 : 1;
- uint8_t slave1_add : 7;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave1_add : 7;
- uint8_t r_1 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slv1_add_t;
- #define LSM6DS3TR_C_SLV1_SUBADD 0x06U
- typedef struct {
- uint8_t slave1_reg : 8;
- } lsm6ds3tr_c_slv1_subadd_t;
- #define LSM6DS3TR_C_SLAVE1_CONFIG 0x07U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t slave1_numop : 3;
- uint8_t not_used_01 : 2;
- uint8_t write_once : 1;
- uint8_t slave1_rate : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave1_rate : 2;
- uint8_t write_once : 1;
- uint8_t not_used_01 : 2;
- uint8_t slave1_numop : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slave1_config_t;
- #define LSM6DS3TR_C_SLV2_ADD 0x08U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t r_2 : 1;
- uint8_t slave2_add : 7;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave2_add : 7;
- uint8_t r_2 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slv2_add_t;
- #define LSM6DS3TR_C_SLV2_SUBADD 0x09U
- typedef struct {
- uint8_t slave2_reg : 8;
- } lsm6ds3tr_c_slv2_subadd_t;
- #define LSM6DS3TR_C_SLAVE2_CONFIG 0x0AU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t slave2_numop : 3;
- uint8_t not_used_01 : 3;
- uint8_t slave2_rate : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave2_rate : 2;
- uint8_t not_used_01 : 3;
- uint8_t slave2_numop : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slave2_config_t;
- #define LSM6DS3TR_C_SLV3_ADD 0x0BU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t r_3 : 1;
- uint8_t slave3_add : 7;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave3_add : 7;
- uint8_t r_3 : 1;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slv3_add_t;
- #define LSM6DS3TR_C_SLV3_SUBADD 0x0CU
- typedef struct {
- uint8_t slave3_reg : 8;
- } lsm6ds3tr_c_slv3_subadd_t;
- #define LSM6DS3TR_C_SLAVE3_CONFIG 0x0DU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t slave3_numop : 3;
- uint8_t not_used_01 : 3;
- uint8_t slave3_rate : 2;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t slave3_rate : 2;
- uint8_t not_used_01 : 3;
- uint8_t slave3_numop : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_slave3_config_t;
- #define LSM6DS3TR_C_DATAWRITE_SRC_MODE_SUB_SLV0 0x0EU
- typedef struct {
- uint8_t slave_dataw : 8;
- } lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t;
- #define LSM6DS3TR_C_CONFIG_PEDO_THS_MIN 0x0FU
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t ths_min : 5;
- uint8_t not_used_01 : 2;
- uint8_t pedo_fs : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t pedo_fs : 1;
- uint8_t not_used_01 : 2;
- uint8_t ths_min : 5;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_config_pedo_ths_min_t;
- #define LSM6DS3TR_C_SM_THS 0x13U
- #define LSM6DS3TR_C_PEDO_DEB_REG 0x14U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t deb_step : 3;
- uint8_t deb_time : 5;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t deb_time : 5;
- uint8_t deb_step : 3;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_pedo_deb_reg_t;
- #define LSM6DS3TR_C_STEP_COUNT_DELTA 0x15U
- #define LSM6DS3TR_C_MAG_SI_XX 0x24U
- #define LSM6DS3TR_C_MAG_SI_XY 0x25U
- #define LSM6DS3TR_C_MAG_SI_XZ 0x26U
- #define LSM6DS3TR_C_MAG_SI_YX 0x27U
- #define LSM6DS3TR_C_MAG_SI_YY 0x28U
- #define LSM6DS3TR_C_MAG_SI_YZ 0x29U
- #define LSM6DS3TR_C_MAG_SI_ZX 0x2AU
- #define LSM6DS3TR_C_MAG_SI_ZY 0x2BU
- #define LSM6DS3TR_C_MAG_SI_ZZ 0x2CU
- #define LSM6DS3TR_C_MAG_OFFX_L 0x2DU
- #define LSM6DS3TR_C_MAG_OFFX_H 0x2EU
- #define LSM6DS3TR_C_MAG_OFFY_L 0x2FU
- #define LSM6DS3TR_C_MAG_OFFY_H 0x30U
- #define LSM6DS3TR_C_MAG_OFFZ_L 0x31U
- #define LSM6DS3TR_C_MAG_OFFZ_H 0x32U
- #define LSM6DS3TR_C_A_WRIST_TILT_LAT 0x50U
- #define LSM6DS3TR_C_A_WRIST_TILT_THS 0x54U
- #define LSM6DS3TR_C_A_WRIST_TILT_MASK 0x59U
- typedef struct {
- #if DRV_BYTE_ORDER == DRV_LITTLE_ENDIAN
- uint8_t not_used_01 : 2;
- uint8_t wrist_tilt_mask_zneg : 1;
- uint8_t wrist_tilt_mask_zpos : 1;
- uint8_t wrist_tilt_mask_yneg : 1;
- uint8_t wrist_tilt_mask_ypos : 1;
- uint8_t wrist_tilt_mask_xneg : 1;
- uint8_t wrist_tilt_mask_xpos : 1;
- #elif DRV_BYTE_ORDER == DRV_BIG_ENDIAN
- uint8_t wrist_tilt_mask_xpos : 1;
- uint8_t wrist_tilt_mask_xneg : 1;
- uint8_t wrist_tilt_mask_ypos : 1;
- uint8_t wrist_tilt_mask_yneg : 1;
- uint8_t wrist_tilt_mask_zpos : 1;
- uint8_t wrist_tilt_mask_zneg : 1;
- uint8_t not_used_01 : 2;
- #endif /* DRV_BYTE_ORDER */
- } lsm6ds3tr_c_a_wrist_tilt_mask_t;
- /**
- * @defgroup LSM6DS3TR_C_Register_Union
- * @brief This union group all the registers having a bit-field
- * description.
- * This union is useful but it's not needed by the driver.
- *
- * REMOVING this union you are compliant with:
- * MISRA-C 2012 [Rule 19.2] -> " Union are not allowed "
- *
- * @{
- *
- */
- typedef union {
- lsm6ds3tr_c_func_cfg_access_t func_cfg_access;
- lsm6ds3tr_c_sensor_sync_time_frame_t sensor_sync_time_frame;
- lsm6ds3tr_c_sensor_sync_res_ratio_t sensor_sync_res_ratio;
- lsm6ds3tr_c_fifo_ctrl1_t fifo_ctrl1;
- lsm6ds3tr_c_fifo_ctrl2_t fifo_ctrl2;
- lsm6ds3tr_c_fifo_ctrl3_t fifo_ctrl3;
- lsm6ds3tr_c_fifo_ctrl4_t fifo_ctrl4;
- lsm6ds3tr_c_fifo_ctrl5_t fifo_ctrl5;
- lsm6ds3tr_c_drdy_pulse_cfg_g_t drdy_pulse_cfg_g;
- lsm6ds3tr_c_int1_ctrl_t int1_ctrl;
- lsm6ds3tr_c_int2_ctrl_t int2_ctrl;
- lsm6ds3tr_c_ctrl1_xl_t ctrl1_xl;
- lsm6ds3tr_c_ctrl2_g_t ctrl2_g;
- lsm6ds3tr_c_ctrl3_c_t ctrl3_c;
- lsm6ds3tr_c_ctrl4_c_t ctrl4_c;
- lsm6ds3tr_c_ctrl5_c_t ctrl5_c;
- lsm6ds3tr_c_ctrl6_c_t ctrl6_c;
- lsm6ds3tr_c_ctrl7_g_t ctrl7_g;
- lsm6ds3tr_c_ctrl8_xl_t ctrl8_xl;
- lsm6ds3tr_c_ctrl9_xl_t ctrl9_xl;
- lsm6ds3tr_c_ctrl10_c_t ctrl10_c;
- lsm6ds3tr_c_master_config_t master_config;
- lsm6ds3tr_c_wake_up_src_t wake_up_src;
- lsm6ds3tr_c_tap_src_t tap_src;
- lsm6ds3tr_c_d6d_src_t d6d_src;
- lsm6ds3tr_c_status_reg_t status_reg;
- lsm6ds3tr_c_sensorhub1_reg_t sensorhub1_reg;
- lsm6ds3tr_c_sensorhub2_reg_t sensorhub2_reg;
- lsm6ds3tr_c_sensorhub3_reg_t sensorhub3_reg;
- lsm6ds3tr_c_sensorhub4_reg_t sensorhub4_reg;
- lsm6ds3tr_c_sensorhub5_reg_t sensorhub5_reg;
- lsm6ds3tr_c_sensorhub6_reg_t sensorhub6_reg;
- lsm6ds3tr_c_sensorhub7_reg_t sensorhub7_reg;
- lsm6ds3tr_c_sensorhub8_reg_t sensorhub8_reg;
- lsm6ds3tr_c_sensorhub9_reg_t sensorhub9_reg;
- lsm6ds3tr_c_sensorhub10_reg_t sensorhub10_reg;
- lsm6ds3tr_c_sensorhub11_reg_t sensorhub11_reg;
- lsm6ds3tr_c_sensorhub12_reg_t sensorhub12_reg;
- lsm6ds3tr_c_fifo_status1_t fifo_status1;
- lsm6ds3tr_c_fifo_status2_t fifo_status2;
- lsm6ds3tr_c_fifo_status3_t fifo_status3;
- lsm6ds3tr_c_fifo_status4_t fifo_status4;
- lsm6ds3tr_c_sensorhub13_reg_t sensorhub13_reg;
- lsm6ds3tr_c_sensorhub14_reg_t sensorhub14_reg;
- lsm6ds3tr_c_sensorhub15_reg_t sensorhub15_reg;
- lsm6ds3tr_c_sensorhub16_reg_t sensorhub16_reg;
- lsm6ds3tr_c_sensorhub17_reg_t sensorhub17_reg;
- lsm6ds3tr_c_sensorhub18_reg_t sensorhub18_reg;
- lsm6ds3tr_c_func_src1_t func_src1;
- lsm6ds3tr_c_func_src2_t func_src2;
- lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
- lsm6ds3tr_c_tap_cfg_t tap_cfg;
- lsm6ds3tr_c_tap_ths_6d_t tap_ths_6d;
- lsm6ds3tr_c_int_dur2_t int_dur2;
- lsm6ds3tr_c_wake_up_ths_t wake_up_ths;
- lsm6ds3tr_c_wake_up_dur_t wake_up_dur;
- lsm6ds3tr_c_free_fall_t free_fall;
- lsm6ds3tr_c_md1_cfg_t md1_cfg;
- lsm6ds3tr_c_md2_cfg_t md2_cfg;
- lsm6ds3tr_c_master_cmd_code_t master_cmd_code;
- lsm6ds3tr_c_sens_sync_spi_error_code_t sens_sync_spi_error_code;
- lsm6ds3tr_c_slv0_add_t slv0_add;
- lsm6ds3tr_c_slv0_subadd_t slv0_subadd;
- lsm6ds3tr_c_slave0_config_t slave0_config;
- lsm6ds3tr_c_slv1_add_t slv1_add;
- lsm6ds3tr_c_slv1_subadd_t slv1_subadd;
- lsm6ds3tr_c_slave1_config_t slave1_config;
- lsm6ds3tr_c_slv2_add_t slv2_add;
- lsm6ds3tr_c_slv2_subadd_t slv2_subadd;
- lsm6ds3tr_c_slave2_config_t slave2_config;
- lsm6ds3tr_c_slv3_add_t slv3_add;
- lsm6ds3tr_c_slv3_subadd_t slv3_subadd;
- lsm6ds3tr_c_slave3_config_t slave3_config;
- lsm6ds3tr_c_datawrite_src_mode_sub_slv0_t datawrite_src_mode_sub_slv0;
- lsm6ds3tr_c_config_pedo_ths_min_t config_pedo_ths_min;
- lsm6ds3tr_c_pedo_deb_reg_t pedo_deb_reg;
- lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
- bitwise_t bitwise;
- uint8_t byte;
- } lsm6ds3tr_c_reg_t;
- /**
- * @}
- *
- */
- int32_t lsm6ds3tr_c_read_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data, uint16_t len);
- int32_t lsm6ds3tr_c_write_reg(stmdev_ctx_t* ctx, uint8_t reg, uint8_t* data, uint16_t len);
- float_t lsm6ds3tr_c_from_fs2g_to_mg(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs4g_to_mg(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs8g_to_mg(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs16g_to_mg(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs125dps_to_mdps(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs250dps_to_mdps(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs500dps_to_mdps(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs1000dps_to_mdps(int16_t lsb);
- float_t lsm6ds3tr_c_from_fs2000dps_to_mdps(int16_t lsb);
- float_t lsm6ds3tr_c_from_lsb_to_celsius(int16_t lsb);
- typedef enum {
- LSM6DS3TR_C_2g = 0,
- LSM6DS3TR_C_16g = 1,
- LSM6DS3TR_C_4g = 2,
- LSM6DS3TR_C_8g = 3,
- LSM6DS3TR_C_XL_FS_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_fs_xl_t;
- int32_t lsm6ds3tr_c_xl_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_xl_t val);
- int32_t lsm6ds3tr_c_xl_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_ODR_OFF = 0,
- LSM6DS3TR_C_XL_ODR_12Hz5 = 1,
- LSM6DS3TR_C_XL_ODR_26Hz = 2,
- LSM6DS3TR_C_XL_ODR_52Hz = 3,
- LSM6DS3TR_C_XL_ODR_104Hz = 4,
- LSM6DS3TR_C_XL_ODR_208Hz = 5,
- LSM6DS3TR_C_XL_ODR_416Hz = 6,
- LSM6DS3TR_C_XL_ODR_833Hz = 7,
- LSM6DS3TR_C_XL_ODR_1k66Hz = 8,
- LSM6DS3TR_C_XL_ODR_3k33Hz = 9,
- LSM6DS3TR_C_XL_ODR_6k66Hz = 10,
- LSM6DS3TR_C_XL_ODR_1Hz6 = 11,
- LSM6DS3TR_C_XL_ODR_ND = 12, /* ERROR CODE */
- } lsm6ds3tr_c_odr_xl_t;
- int32_t lsm6ds3tr_c_xl_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_xl_t val);
- int32_t lsm6ds3tr_c_xl_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_250dps = 0,
- LSM6DS3TR_C_125dps = 1,
- LSM6DS3TR_C_500dps = 2,
- LSM6DS3TR_C_1000dps = 4,
- LSM6DS3TR_C_2000dps = 6,
- LSM6DS3TR_C_GY_FS_ND = 7, /* ERROR CODE */
- } lsm6ds3tr_c_fs_g_t;
- int32_t lsm6ds3tr_c_gy_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_g_t val);
- int32_t lsm6ds3tr_c_gy_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fs_g_t* val);
- typedef enum {
- LSM6DS3TR_C_GY_ODR_OFF = 0,
- LSM6DS3TR_C_GY_ODR_12Hz5 = 1,
- LSM6DS3TR_C_GY_ODR_26Hz = 2,
- LSM6DS3TR_C_GY_ODR_52Hz = 3,
- LSM6DS3TR_C_GY_ODR_104Hz = 4,
- LSM6DS3TR_C_GY_ODR_208Hz = 5,
- LSM6DS3TR_C_GY_ODR_416Hz = 6,
- LSM6DS3TR_C_GY_ODR_833Hz = 7,
- LSM6DS3TR_C_GY_ODR_1k66Hz = 8,
- LSM6DS3TR_C_GY_ODR_3k33Hz = 9,
- LSM6DS3TR_C_GY_ODR_6k66Hz = 10,
- LSM6DS3TR_C_GY_ODR_ND = 11, /* ERROR CODE */
- } lsm6ds3tr_c_odr_g_t;
- int32_t lsm6ds3tr_c_gy_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_g_t val);
- int32_t lsm6ds3tr_c_gy_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_g_t* val);
- int32_t lsm6ds3tr_c_block_data_update_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_block_data_update_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_LSb_1mg = 0,
- LSM6DS3TR_C_LSb_16mg = 1,
- LSM6DS3TR_C_WEIGHT_ND = 2,
- } lsm6ds3tr_c_usr_off_w_t;
- int32_t lsm6ds3tr_c_xl_offset_weight_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_usr_off_w_t val);
- int32_t lsm6ds3tr_c_xl_offset_weight_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_usr_off_w_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_HIGH_PERFORMANCE = 0,
- LSM6DS3TR_C_XL_NORMAL = 1,
- LSM6DS3TR_C_XL_PW_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_xl_hm_mode_t;
- int32_t lsm6ds3tr_c_xl_power_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_xl_hm_mode_t val);
- int32_t lsm6ds3tr_c_xl_power_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_xl_hm_mode_t* val);
- typedef enum {
- LSM6DS3TR_C_STAT_RND_DISABLE = 0,
- LSM6DS3TR_C_STAT_RND_ENABLE = 1,
- LSM6DS3TR_C_STAT_RND_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_rounding_status_t;
- int32_t lsm6ds3tr_c_rounding_on_status_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_status_t val);
- int32_t lsm6ds3tr_c_rounding_on_status_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_status_t* val);
- typedef enum {
- LSM6DS3TR_C_GY_HIGH_PERFORMANCE = 0,
- LSM6DS3TR_C_GY_NORMAL = 1,
- LSM6DS3TR_C_GY_PW_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_g_hm_mode_t;
- int32_t lsm6ds3tr_c_gy_power_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_g_hm_mode_t val);
- int32_t lsm6ds3tr_c_gy_power_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_g_hm_mode_t* val);
- typedef struct {
- lsm6ds3tr_c_wake_up_src_t wake_up_src;
- lsm6ds3tr_c_tap_src_t tap_src;
- lsm6ds3tr_c_d6d_src_t d6d_src;
- lsm6ds3tr_c_status_reg_t status_reg;
- lsm6ds3tr_c_func_src1_t func_src1;
- lsm6ds3tr_c_func_src2_t func_src2;
- lsm6ds3tr_c_wrist_tilt_ia_t wrist_tilt_ia;
- lsm6ds3tr_c_a_wrist_tilt_mask_t a_wrist_tilt_mask;
- } lsm6ds3tr_c_all_sources_t;
- int32_t lsm6ds3tr_c_all_sources_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_all_sources_t* val);
- int32_t lsm6ds3tr_c_status_reg_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_status_reg_t* val);
- int32_t lsm6ds3tr_c_xl_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_gy_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_temp_flag_data_ready_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_xl_usr_offset_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_xl_usr_offset_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_timestamp_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_timestamp_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_LSB_6ms4 = 0,
- LSM6DS3TR_C_LSB_25us = 1,
- LSM6DS3TR_C_TS_RES_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_timer_hr_t;
- int32_t lsm6ds3tr_c_timestamp_res_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_timer_hr_t val);
- int32_t lsm6ds3tr_c_timestamp_res_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_timer_hr_t* val);
- typedef enum {
- LSM6DS3TR_C_ROUND_DISABLE = 0,
- LSM6DS3TR_C_ROUND_XL = 1,
- LSM6DS3TR_C_ROUND_GY = 2,
- LSM6DS3TR_C_ROUND_GY_XL = 3,
- LSM6DS3TR_C_ROUND_SH1_TO_SH6 = 4,
- LSM6DS3TR_C_ROUND_XL_SH1_TO_SH6 = 5,
- LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH12 = 6,
- LSM6DS3TR_C_ROUND_GY_XL_SH1_TO_SH6 = 7,
- LSM6DS3TR_C_ROUND_OUT_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_rounding_t;
- int32_t lsm6ds3tr_c_rounding_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_t val);
- int32_t lsm6ds3tr_c_rounding_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rounding_t* val);
- int32_t lsm6ds3tr_c_temperature_raw_get(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_angular_rate_raw_get(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_acceleration_raw_get(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_mag_calibrated_raw_get(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_fifo_raw_data_get(stmdev_ctx_t* ctx, uint8_t* buffer, uint8_t len);
- typedef enum {
- LSM6DS3TR_C_USER_BANK = 0,
- LSM6DS3TR_C_BANK_A = 4,
- LSM6DS3TR_C_BANK_B = 5,
- LSM6DS3TR_C_BANK_ND = 6, /* ERROR CODE */
- } lsm6ds3tr_c_func_cfg_en_t;
- int32_t lsm6ds3tr_c_mem_bank_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_func_cfg_en_t val);
- int32_t lsm6ds3tr_c_mem_bank_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_func_cfg_en_t* val);
- typedef enum {
- LSM6DS3TR_C_DRDY_LATCHED = 0,
- LSM6DS3TR_C_DRDY_PULSED = 1,
- LSM6DS3TR_C_DRDY_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_drdy_pulsed_g_t;
- int32_t lsm6ds3tr_c_data_ready_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_drdy_pulsed_g_t val);
- int32_t lsm6ds3tr_c_data_ready_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_drdy_pulsed_g_t* val);
- int32_t lsm6ds3tr_c_device_id_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_reset_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_reset_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_LSB_AT_LOW_ADD = 0,
- LSM6DS3TR_C_MSB_AT_LOW_ADD = 1,
- LSM6DS3TR_C_DATA_FMT_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_ble_t;
- int32_t lsm6ds3tr_c_data_format_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_ble_t val);
- int32_t lsm6ds3tr_c_data_format_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_ble_t* val);
- int32_t lsm6ds3tr_c_auto_increment_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_auto_increment_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_boot_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_boot_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_ST_DISABLE = 0,
- LSM6DS3TR_C_XL_ST_POSITIVE = 1,
- LSM6DS3TR_C_XL_ST_NEGATIVE = 2,
- LSM6DS3TR_C_XL_ST_ND = 3, /* ERROR CODE */
- } lsm6ds3tr_c_st_xl_t;
- int32_t lsm6ds3tr_c_xl_self_test_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_xl_t val);
- int32_t lsm6ds3tr_c_xl_self_test_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_GY_ST_DISABLE = 0,
- LSM6DS3TR_C_GY_ST_POSITIVE = 1,
- LSM6DS3TR_C_GY_ST_NEGATIVE = 3,
- LSM6DS3TR_C_GY_ST_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_st_g_t;
- int32_t lsm6ds3tr_c_gy_self_test_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_g_t val);
- int32_t lsm6ds3tr_c_gy_self_test_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_st_g_t* val);
- int32_t lsm6ds3tr_c_filter_settling_mask_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_filter_settling_mask_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_USE_SLOPE = 0,
- LSM6DS3TR_C_USE_HPF = 1,
- LSM6DS3TR_C_HP_PATH_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_slope_fds_t;
- int32_t lsm6ds3tr_c_xl_hp_path_internal_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slope_fds_t val);
- int32_t lsm6ds3tr_c_xl_hp_path_internal_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slope_fds_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_ANA_BW_1k5Hz = 0,
- LSM6DS3TR_C_XL_ANA_BW_400Hz = 1,
- LSM6DS3TR_C_XL_ANA_BW_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_bw0_xl_t;
- int32_t lsm6ds3tr_c_xl_filter_analog_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_bw0_xl_t val);
- int32_t lsm6ds3tr_c_xl_filter_analog_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_bw0_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_LP1_ODR_DIV_2 = 0,
- LSM6DS3TR_C_XL_LP1_ODR_DIV_4 = 1,
- LSM6DS3TR_C_XL_LP1_NA = 2, /* ERROR CODE */
- } lsm6ds3tr_c_lpf1_bw_sel_t;
- int32_t lsm6ds3tr_c_xl_lp1_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_bw_sel_t val);
- int32_t lsm6ds3tr_c_xl_lp1_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_bw_sel_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_50 = 0x00,
- LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_100 = 0x01,
- LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_9 = 0x02,
- LSM6DS3TR_C_XL_LOW_LAT_LP_ODR_DIV_400 = 0x03,
- LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_50 = 0x10,
- LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_100 = 0x11,
- LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_9 = 0x12,
- LSM6DS3TR_C_XL_LOW_NOISE_LP_ODR_DIV_400 = 0x13,
- LSM6DS3TR_C_XL_LP_NA = 0x20, /* ERROR CODE */
- } lsm6ds3tr_c_input_composite_t;
- int32_t lsm6ds3tr_c_xl_lp2_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_input_composite_t val);
- int32_t lsm6ds3tr_c_xl_lp2_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_input_composite_t* val);
- int32_t lsm6ds3tr_c_xl_reference_mode_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_xl_reference_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_HP_ODR_DIV_4 = 0x00, /* Slope filter */
- LSM6DS3TR_C_XL_HP_ODR_DIV_100 = 0x01,
- LSM6DS3TR_C_XL_HP_ODR_DIV_9 = 0x02,
- LSM6DS3TR_C_XL_HP_ODR_DIV_400 = 0x03,
- LSM6DS3TR_C_XL_HP_NA = 0x10, /* ERROR CODE */
- } lsm6ds3tr_c_hpcf_xl_t;
- int32_t lsm6ds3tr_c_xl_hp_bandwidth_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_hpcf_xl_t val);
- int32_t lsm6ds3tr_c_xl_hp_bandwidth_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_hpcf_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_LP2_ONLY = 0x00,
- LSM6DS3TR_C_HP_16mHz_LP2 = 0x80,
- LSM6DS3TR_C_HP_65mHz_LP2 = 0x90,
- LSM6DS3TR_C_HP_260mHz_LP2 = 0xA0,
- LSM6DS3TR_C_HP_1Hz04_LP2 = 0xB0,
- LSM6DS3TR_C_HP_DISABLE_LP1_LIGHT = 0x0A,
- LSM6DS3TR_C_HP_DISABLE_LP1_NORMAL = 0x09,
- LSM6DS3TR_C_HP_DISABLE_LP_STRONG = 0x08,
- LSM6DS3TR_C_HP_DISABLE_LP1_AGGRESSIVE = 0x0B,
- LSM6DS3TR_C_HP_16mHz_LP1_LIGHT = 0x8A,
- LSM6DS3TR_C_HP_65mHz_LP1_NORMAL = 0x99,
- LSM6DS3TR_C_HP_260mHz_LP1_STRONG = 0xA8,
- LSM6DS3TR_C_HP_1Hz04_LP1_AGGRESSIVE = 0xBB,
- LSM6DS3TR_C_HP_GY_BAND_NA = 0xFF, /* ERROR CODE */
- } lsm6ds3tr_c_lpf1_sel_g_t;
- int32_t lsm6ds3tr_c_gy_band_pass_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_sel_g_t val);
- int32_t lsm6ds3tr_c_gy_band_pass_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lpf1_sel_g_t* val);
- typedef enum {
- LSM6DS3TR_C_SPI_4_WIRE = 0,
- LSM6DS3TR_C_SPI_3_WIRE = 1,
- LSM6DS3TR_C_SPI_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_sim_t;
- int32_t lsm6ds3tr_c_spi_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_sim_t val);
- int32_t lsm6ds3tr_c_spi_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_sim_t* val);
- typedef enum {
- LSM6DS3TR_C_I2C_ENABLE = 0,
- LSM6DS3TR_C_I2C_DISABLE = 1,
- LSM6DS3TR_C_I2C_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_i2c_disable_t;
- int32_t lsm6ds3tr_c_i2c_interface_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_i2c_disable_t val);
- int32_t lsm6ds3tr_c_i2c_interface_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_i2c_disable_t* val);
- typedef struct {
- uint8_t int1_drdy_xl : 1;
- uint8_t int1_drdy_g : 1;
- uint8_t int1_boot : 1;
- uint8_t int1_fth : 1;
- uint8_t int1_fifo_ovr : 1;
- uint8_t int1_full_flag : 1;
- uint8_t int1_sign_mot : 1;
- uint8_t int1_step_detector : 1;
- uint8_t int1_timer : 1;
- uint8_t int1_tilt : 1;
- uint8_t int1_6d : 1;
- uint8_t int1_double_tap : 1;
- uint8_t int1_ff : 1;
- uint8_t int1_wu : 1;
- uint8_t int1_single_tap : 1;
- uint8_t int1_inact_state : 1;
- uint8_t den_drdy_int1 : 1;
- uint8_t drdy_on_int1 : 1;
- } lsm6ds3tr_c_int1_route_t;
- int32_t lsm6ds3tr_c_pin_int1_route_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_int1_route_t val);
- int32_t lsm6ds3tr_c_pin_int1_route_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_int1_route_t* val);
- typedef struct {
- uint8_t int2_drdy_xl : 1;
- uint8_t int2_drdy_g : 1;
- uint8_t int2_drdy_temp : 1;
- uint8_t int2_fth : 1;
- uint8_t int2_fifo_ovr : 1;
- uint8_t int2_full_flag : 1;
- uint8_t int2_step_count_ov : 1;
- uint8_t int2_step_delta : 1;
- uint8_t int2_iron : 1;
- uint8_t int2_tilt : 1;
- uint8_t int2_6d : 1;
- uint8_t int2_double_tap : 1;
- uint8_t int2_ff : 1;
- uint8_t int2_wu : 1;
- uint8_t int2_single_tap : 1;
- uint8_t int2_inact_state : 1;
- uint8_t int2_wrist_tilt : 1;
- } lsm6ds3tr_c_int2_route_t;
- int32_t lsm6ds3tr_c_pin_int2_route_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_int2_route_t val);
- int32_t lsm6ds3tr_c_pin_int2_route_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_int2_route_t* val);
- typedef enum {
- LSM6DS3TR_C_PUSH_PULL = 0,
- LSM6DS3TR_C_OPEN_DRAIN = 1,
- LSM6DS3TR_C_PIN_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_pp_od_t;
- int32_t lsm6ds3tr_c_pin_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pp_od_t val);
- int32_t lsm6ds3tr_c_pin_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pp_od_t* val);
- typedef enum {
- LSM6DS3TR_C_ACTIVE_HIGH = 0,
- LSM6DS3TR_C_ACTIVE_LOW = 1,
- LSM6DS3TR_C_POLARITY_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_h_lactive_t;
- int32_t lsm6ds3tr_c_pin_polarity_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_h_lactive_t val);
- int32_t lsm6ds3tr_c_pin_polarity_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_h_lactive_t* val);
- int32_t lsm6ds3tr_c_all_on_int1_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_all_on_int1_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_INT_PULSED = 0,
- LSM6DS3TR_C_INT_LATCHED = 1,
- LSM6DS3TR_C_INT_MODE = 2, /* ERROR CODE */
- } lsm6ds3tr_c_lir_t;
- int32_t lsm6ds3tr_c_int_notification_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_lir_t val);
- int32_t lsm6ds3tr_c_int_notification_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_lir_t* val);
- int32_t lsm6ds3tr_c_wkup_threshold_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_wkup_threshold_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_wkup_dur_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_wkup_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_gy_sleep_mode_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_gy_sleep_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_PROPERTY_DISABLE = 0,
- LSM6DS3TR_C_XL_12Hz5_GY_NOT_AFFECTED = 1,
- LSM6DS3TR_C_XL_12Hz5_GY_SLEEP = 2,
- LSM6DS3TR_C_XL_12Hz5_GY_PD = 3,
- LSM6DS3TR_C_ACT_MODE_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_inact_en_t;
- int32_t lsm6ds3tr_c_act_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_inact_en_t val);
- int32_t lsm6ds3tr_c_act_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_inact_en_t* val);
- int32_t lsm6ds3tr_c_act_sleep_dur_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_act_sleep_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_src_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_tap_src_t* val);
- int32_t lsm6ds3tr_c_tap_detection_on_z_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_detection_on_z_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_detection_on_y_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_detection_on_y_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_detection_on_x_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_detection_on_x_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_threshold_x_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_threshold_x_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_shock_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_shock_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_quiet_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_quiet_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tap_dur_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tap_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_ONLY_SINGLE = 0,
- LSM6DS3TR_C_BOTH_SINGLE_DOUBLE = 1,
- LSM6DS3TR_C_TAP_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_single_double_tap_t;
- int32_t lsm6ds3tr_c_tap_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_single_double_tap_t val);
- int32_t lsm6ds3tr_c_tap_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_single_double_tap_t* val);
- typedef enum {
- LSM6DS3TR_C_ODR_DIV_2_FEED = 0,
- LSM6DS3TR_C_LPF2_FEED = 1,
- LSM6DS3TR_C_6D_FEED_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_low_pass_on_6d_t;
- int32_t lsm6ds3tr_c_6d_feed_data_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_low_pass_on_6d_t val);
- int32_t lsm6ds3tr_c_6d_feed_data_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_low_pass_on_6d_t* val);
- typedef enum {
- LSM6DS3TR_C_DEG_80 = 0,
- LSM6DS3TR_C_DEG_70 = 1,
- LSM6DS3TR_C_DEG_60 = 2,
- LSM6DS3TR_C_DEG_50 = 3,
- LSM6DS3TR_C_6D_TH_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_sixd_ths_t;
- int32_t lsm6ds3tr_c_6d_threshold_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_sixd_ths_t val);
- int32_t lsm6ds3tr_c_6d_threshold_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_sixd_ths_t* val);
- int32_t lsm6ds3tr_c_4d_mode_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_4d_mode_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_ff_dur_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_ff_dur_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_FF_TSH_156mg = 0,
- LSM6DS3TR_C_FF_TSH_219mg = 1,
- LSM6DS3TR_C_FF_TSH_250mg = 2,
- LSM6DS3TR_C_FF_TSH_312mg = 3,
- LSM6DS3TR_C_FF_TSH_344mg = 4,
- LSM6DS3TR_C_FF_TSH_406mg = 5,
- LSM6DS3TR_C_FF_TSH_469mg = 6,
- LSM6DS3TR_C_FF_TSH_500mg = 7,
- LSM6DS3TR_C_FF_TSH_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_ff_ths_t;
- int32_t lsm6ds3tr_c_ff_threshold_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_ff_ths_t val);
- int32_t lsm6ds3tr_c_ff_threshold_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_ff_ths_t* val);
- int32_t lsm6ds3tr_c_fifo_watermark_set(stmdev_ctx_t* ctx, uint16_t val);
- int32_t lsm6ds3tr_c_fifo_watermark_get(stmdev_ctx_t* ctx, uint16_t* val);
- int32_t lsm6ds3tr_c_fifo_data_level_get(stmdev_ctx_t* ctx, uint16_t* val);
- int32_t lsm6ds3tr_c_fifo_wtm_flag_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_fifo_pattern_get(stmdev_ctx_t* ctx, uint16_t* val);
- int32_t lsm6ds3tr_c_fifo_temp_batch_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_fifo_temp_batch_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_TRG_XL_GY_DRDY = 0,
- LSM6DS3TR_C_TRG_STEP_DETECT = 1,
- LSM6DS3TR_C_TRG_SH_DRDY = 2,
- LSM6DS3TR_C_TRG_SH_ND = 3, /* ERROR CODE */
- } lsm6ds3tr_c_trigger_fifo_t;
- int32_t lsm6ds3tr_c_fifo_write_trigger_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_trigger_fifo_t val);
- int32_t lsm6ds3tr_c_fifo_write_trigger_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_trigger_fifo_t* val);
- int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_fifo_pedo_and_timestamp_batch_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_FIFO_XL_DISABLE = 0,
- LSM6DS3TR_C_FIFO_XL_NO_DEC = 1,
- LSM6DS3TR_C_FIFO_XL_DEC_2 = 2,
- LSM6DS3TR_C_FIFO_XL_DEC_3 = 3,
- LSM6DS3TR_C_FIFO_XL_DEC_4 = 4,
- LSM6DS3TR_C_FIFO_XL_DEC_8 = 5,
- LSM6DS3TR_C_FIFO_XL_DEC_16 = 6,
- LSM6DS3TR_C_FIFO_XL_DEC_32 = 7,
- LSM6DS3TR_C_FIFO_XL_DEC_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_dec_fifo_xl_t;
- int32_t lsm6ds3tr_c_fifo_xl_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_xl_t val);
- int32_t lsm6ds3tr_c_fifo_xl_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_xl_t* val);
- typedef enum {
- LSM6DS3TR_C_FIFO_GY_DISABLE = 0,
- LSM6DS3TR_C_FIFO_GY_NO_DEC = 1,
- LSM6DS3TR_C_FIFO_GY_DEC_2 = 2,
- LSM6DS3TR_C_FIFO_GY_DEC_3 = 3,
- LSM6DS3TR_C_FIFO_GY_DEC_4 = 4,
- LSM6DS3TR_C_FIFO_GY_DEC_8 = 5,
- LSM6DS3TR_C_FIFO_GY_DEC_16 = 6,
- LSM6DS3TR_C_FIFO_GY_DEC_32 = 7,
- LSM6DS3TR_C_FIFO_GY_DEC_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_dec_fifo_gyro_t;
- int32_t lsm6ds3tr_c_fifo_gy_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_gyro_t val);
- int32_t lsm6ds3tr_c_fifo_gy_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_fifo_gyro_t* val);
- typedef enum {
- LSM6DS3TR_C_FIFO_DS3_DISABLE = 0,
- LSM6DS3TR_C_FIFO_DS3_NO_DEC = 1,
- LSM6DS3TR_C_FIFO_DS3_DEC_2 = 2,
- LSM6DS3TR_C_FIFO_DS3_DEC_3 = 3,
- LSM6DS3TR_C_FIFO_DS3_DEC_4 = 4,
- LSM6DS3TR_C_FIFO_DS3_DEC_8 = 5,
- LSM6DS3TR_C_FIFO_DS3_DEC_16 = 6,
- LSM6DS3TR_C_FIFO_DS3_DEC_32 = 7,
- LSM6DS3TR_C_FIFO_DS3_DEC_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_dec_ds3_fifo_t;
- int32_t lsm6ds3tr_c_fifo_dataset_3_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds3_fifo_t val);
- int32_t lsm6ds3tr_c_fifo_dataset_3_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds3_fifo_t* val);
- typedef enum {
- LSM6DS3TR_C_FIFO_DS4_DISABLE = 0,
- LSM6DS3TR_C_FIFO_DS4_NO_DEC = 1,
- LSM6DS3TR_C_FIFO_DS4_DEC_2 = 2,
- LSM6DS3TR_C_FIFO_DS4_DEC_3 = 3,
- LSM6DS3TR_C_FIFO_DS4_DEC_4 = 4,
- LSM6DS3TR_C_FIFO_DS4_DEC_8 = 5,
- LSM6DS3TR_C_FIFO_DS4_DEC_16 = 6,
- LSM6DS3TR_C_FIFO_DS4_DEC_32 = 7,
- LSM6DS3TR_C_FIFO_DS4_DEC_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_dec_ds4_fifo_t;
- int32_t lsm6ds3tr_c_fifo_dataset_4_batch_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds4_fifo_t val);
- int32_t lsm6ds3tr_c_fifo_dataset_4_batch_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_dec_ds4_fifo_t* val);
- int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_fifo_xl_gy_8bit_format_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_fifo_stop_on_wtm_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_fifo_stop_on_wtm_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_BYPASS_MODE = 0,
- LSM6DS3TR_C_FIFO_MODE = 1,
- LSM6DS3TR_C_STREAM_TO_FIFO_MODE = 3,
- LSM6DS3TR_C_BYPASS_TO_STREAM_MODE = 4,
- LSM6DS3TR_C_STREAM_MODE = 6,
- LSM6DS3TR_C_FIFO_MODE_ND = 8, /* ERROR CODE */
- } lsm6ds3tr_c_fifo_mode_t;
- int32_t lsm6ds3tr_c_fifo_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_fifo_mode_t val);
- int32_t lsm6ds3tr_c_fifo_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_fifo_mode_t* val);
- typedef enum {
- LSM6DS3TR_C_FIFO_DISABLE = 0,
- LSM6DS3TR_C_FIFO_12Hz5 = 1,
- LSM6DS3TR_C_FIFO_26Hz = 2,
- LSM6DS3TR_C_FIFO_52Hz = 3,
- LSM6DS3TR_C_FIFO_104Hz = 4,
- LSM6DS3TR_C_FIFO_208Hz = 5,
- LSM6DS3TR_C_FIFO_416Hz = 6,
- LSM6DS3TR_C_FIFO_833Hz = 7,
- LSM6DS3TR_C_FIFO_1k66Hz = 8,
- LSM6DS3TR_C_FIFO_3k33Hz = 9,
- LSM6DS3TR_C_FIFO_6k66Hz = 10,
- LSM6DS3TR_C_FIFO_RATE_ND = 11, /* ERROR CODE */
- } lsm6ds3tr_c_odr_fifo_t;
- int32_t lsm6ds3tr_c_fifo_data_rate_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_fifo_t val);
- int32_t lsm6ds3tr_c_fifo_data_rate_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_odr_fifo_t* val);
- typedef enum {
- LSM6DS3TR_C_DEN_ACT_LOW = 0,
- LSM6DS3TR_C_DEN_ACT_HIGH = 1,
- LSM6DS3TR_C_DEN_POL_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_den_lh_t;
- int32_t lsm6ds3tr_c_den_polarity_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_lh_t val);
- int32_t lsm6ds3tr_c_den_polarity_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_lh_t* val);
- typedef enum {
- LSM6DS3TR_C_DEN_DISABLE = 0,
- LSM6DS3TR_C_LEVEL_FIFO = 6,
- LSM6DS3TR_C_LEVEL_LETCHED = 3,
- LSM6DS3TR_C_LEVEL_TRIGGER = 2,
- LSM6DS3TR_C_EDGE_TRIGGER = 4,
- LSM6DS3TR_C_DEN_MODE_ND = 5, /* ERROR CODE */
- } lsm6ds3tr_c_den_mode_t;
- int32_t lsm6ds3tr_c_den_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_mode_t val);
- int32_t lsm6ds3tr_c_den_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_mode_t* val);
- typedef enum {
- LSM6DS3TR_C_STAMP_IN_GY_DATA = 0,
- LSM6DS3TR_C_STAMP_IN_XL_DATA = 1,
- LSM6DS3TR_C_STAMP_IN_GY_XL_DATA = 2,
- LSM6DS3TR_C_DEN_STAMP_ND = 3, /* ERROR CODE */
- } lsm6ds3tr_c_den_xl_en_t;
- int32_t lsm6ds3tr_c_den_enable_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_xl_en_t val);
- int32_t lsm6ds3tr_c_den_enable_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_den_xl_en_t* val);
- int32_t lsm6ds3tr_c_den_mark_axis_z_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_den_mark_axis_z_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_den_mark_axis_y_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_den_mark_axis_y_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_den_mark_axis_x_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_den_mark_axis_x_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_pedo_step_reset_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_pedo_step_reset_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_pedo_sens_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_pedo_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_pedo_threshold_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_pedo_threshold_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_PEDO_AT_2g = 0,
- LSM6DS3TR_C_PEDO_AT_4g = 1,
- LSM6DS3TR_C_PEDO_FS_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_pedo_fs_t;
- int32_t lsm6ds3tr_c_pedo_full_scale_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pedo_fs_t val);
- int32_t lsm6ds3tr_c_pedo_full_scale_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pedo_fs_t* val);
- int32_t lsm6ds3tr_c_pedo_debounce_steps_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_pedo_debounce_steps_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_pedo_timeout_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_pedo_timeout_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_pedo_steps_period_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_pedo_steps_period_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_motion_sens_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_motion_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_motion_threshold_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_motion_threshold_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_tilt_sens_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_tilt_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_wrist_tilt_sens_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_wrist_tilt_sens_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_tilt_latency_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_tilt_latency_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_tilt_threshold_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_tilt_threshold_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_tilt_src_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_a_wrist_tilt_mask_t* val);
- int32_t lsm6ds3tr_c_tilt_src_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_a_wrist_tilt_mask_t* val);
- int32_t lsm6ds3tr_c_mag_soft_iron_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_mag_soft_iron_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_mag_hard_iron_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_mag_hard_iron_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_mag_soft_iron_mat_set(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_mag_soft_iron_mat_get(stmdev_ctx_t* ctx, uint8_t* buff);
- int32_t lsm6ds3tr_c_mag_offset_set(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_mag_offset_get(stmdev_ctx_t* ctx, int16_t* val);
- int32_t lsm6ds3tr_c_func_en_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_sync_sens_frame_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_sync_sens_frame_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_RES_RATIO_2_11 = 0,
- LSM6DS3TR_C_RES_RATIO_2_12 = 1,
- LSM6DS3TR_C_RES_RATIO_2_13 = 2,
- LSM6DS3TR_C_RES_RATIO_2_14 = 3,
- LSM6DS3TR_C_RES_RATIO_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_rr_t;
- int32_t lsm6ds3tr_c_sh_sync_sens_ratio_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_rr_t val);
- int32_t lsm6ds3tr_c_sh_sync_sens_ratio_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_rr_t* val);
- int32_t lsm6ds3tr_c_sh_master_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_master_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_sh_pass_through_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_pass_through_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_EXT_PULL_UP = 0,
- LSM6DS3TR_C_INTERNAL_PULL_UP = 1,
- LSM6DS3TR_C_SH_PIN_MODE = 2, /* ERROR CODE */
- } lsm6ds3tr_c_pull_up_en_t;
- int32_t lsm6ds3tr_c_sh_pin_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_pull_up_en_t val);
- int32_t lsm6ds3tr_c_sh_pin_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_pull_up_en_t* val);
- typedef enum {
- LSM6DS3TR_C_XL_GY_DRDY = 0,
- LSM6DS3TR_C_EXT_ON_INT2_PIN = 1,
- LSM6DS3TR_C_SH_SYNCRO_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_start_config_t;
- int32_t lsm6ds3tr_c_sh_syncro_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_start_config_t val);
- int32_t lsm6ds3tr_c_sh_syncro_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_start_config_t* val);
- int32_t lsm6ds3tr_c_sh_drdy_on_int1_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_drdy_on_int1_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef struct {
- lsm6ds3tr_c_sensorhub1_reg_t sh_byte_1;
- lsm6ds3tr_c_sensorhub2_reg_t sh_byte_2;
- lsm6ds3tr_c_sensorhub3_reg_t sh_byte_3;
- lsm6ds3tr_c_sensorhub4_reg_t sh_byte_4;
- lsm6ds3tr_c_sensorhub5_reg_t sh_byte_5;
- lsm6ds3tr_c_sensorhub6_reg_t sh_byte_6;
- lsm6ds3tr_c_sensorhub7_reg_t sh_byte_7;
- lsm6ds3tr_c_sensorhub8_reg_t sh_byte_8;
- lsm6ds3tr_c_sensorhub9_reg_t sh_byte_9;
- lsm6ds3tr_c_sensorhub10_reg_t sh_byte_10;
- lsm6ds3tr_c_sensorhub11_reg_t sh_byte_11;
- lsm6ds3tr_c_sensorhub12_reg_t sh_byte_12;
- lsm6ds3tr_c_sensorhub13_reg_t sh_byte_13;
- lsm6ds3tr_c_sensorhub14_reg_t sh_byte_14;
- lsm6ds3tr_c_sensorhub15_reg_t sh_byte_15;
- lsm6ds3tr_c_sensorhub16_reg_t sh_byte_16;
- lsm6ds3tr_c_sensorhub17_reg_t sh_byte_17;
- lsm6ds3tr_c_sensorhub18_reg_t sh_byte_18;
- } lsm6ds3tr_c_emb_sh_read_t;
- int32_t lsm6ds3tr_c_sh_read_data_raw_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_emb_sh_read_t* val);
- int32_t lsm6ds3tr_c_sh_cmd_sens_sync_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_cmd_sens_sync_get(stmdev_ctx_t* ctx, uint8_t* val);
- int32_t lsm6ds3tr_c_sh_spi_sync_error_set(stmdev_ctx_t* ctx, uint8_t val);
- int32_t lsm6ds3tr_c_sh_spi_sync_error_get(stmdev_ctx_t* ctx, uint8_t* val);
- typedef enum {
- LSM6DS3TR_C_SLV_0 = 0,
- LSM6DS3TR_C_SLV_0_1 = 1,
- LSM6DS3TR_C_SLV_0_1_2 = 2,
- LSM6DS3TR_C_SLV_0_1_2_3 = 3,
- LSM6DS3TR_C_SLV_EN_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_aux_sens_on_t;
- int32_t lsm6ds3tr_c_sh_num_of_dev_connected_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_aux_sens_on_t val);
- int32_t lsm6ds3tr_c_sh_num_of_dev_connected_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_aux_sens_on_t* val);
- typedef struct {
- uint8_t slv0_add;
- uint8_t slv0_subadd;
- uint8_t slv0_data;
- } lsm6ds3tr_c_sh_cfg_write_t;
- int32_t lsm6ds3tr_c_sh_cfg_write(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_write_t* val);
- typedef struct {
- uint8_t slv_add;
- uint8_t slv_subadd;
- uint8_t slv_len;
- } lsm6ds3tr_c_sh_cfg_read_t;
- int32_t lsm6ds3tr_c_sh_slv0_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
- int32_t lsm6ds3tr_c_sh_slv1_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
- int32_t lsm6ds3tr_c_sh_slv2_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
- int32_t lsm6ds3tr_c_sh_slv3_cfg_read(stmdev_ctx_t* ctx, lsm6ds3tr_c_sh_cfg_read_t* val);
- typedef enum {
- LSM6DS3TR_C_SL0_NO_DEC = 0,
- LSM6DS3TR_C_SL0_DEC_2 = 1,
- LSM6DS3TR_C_SL0_DEC_4 = 2,
- LSM6DS3TR_C_SL0_DEC_8 = 3,
- LSM6DS3TR_C_SL0_DEC_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_slave0_rate_t;
- int32_t lsm6ds3tr_c_sh_slave_0_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave0_rate_t val);
- int32_t lsm6ds3tr_c_sh_slave_0_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave0_rate_t* val);
- typedef enum {
- LSM6DS3TR_C_EACH_SH_CYCLE = 0,
- LSM6DS3TR_C_ONLY_FIRST_CYCLE = 1,
- LSM6DS3TR_C_SH_WR_MODE_ND = 2, /* ERROR CODE */
- } lsm6ds3tr_c_write_once_t;
- int32_t lsm6ds3tr_c_sh_write_mode_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_write_once_t val);
- int32_t lsm6ds3tr_c_sh_write_mode_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_write_once_t* val);
- typedef enum {
- LSM6DS3TR_C_SL1_NO_DEC = 0,
- LSM6DS3TR_C_SL1_DEC_2 = 1,
- LSM6DS3TR_C_SL1_DEC_4 = 2,
- LSM6DS3TR_C_SL1_DEC_8 = 3,
- LSM6DS3TR_C_SL1_DEC_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_slave1_rate_t;
- int32_t lsm6ds3tr_c_sh_slave_1_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave1_rate_t val);
- int32_t lsm6ds3tr_c_sh_slave_1_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave1_rate_t* val);
- typedef enum {
- LSM6DS3TR_C_SL2_NO_DEC = 0,
- LSM6DS3TR_C_SL2_DEC_2 = 1,
- LSM6DS3TR_C_SL2_DEC_4 = 2,
- LSM6DS3TR_C_SL2_DEC_8 = 3,
- LSM6DS3TR_C_SL2_DEC_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_slave2_rate_t;
- int32_t lsm6ds3tr_c_sh_slave_2_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave2_rate_t val);
- int32_t lsm6ds3tr_c_sh_slave_2_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave2_rate_t* val);
- typedef enum {
- LSM6DS3TR_C_SL3_NO_DEC = 0,
- LSM6DS3TR_C_SL3_DEC_2 = 1,
- LSM6DS3TR_C_SL3_DEC_4 = 2,
- LSM6DS3TR_C_SL3_DEC_8 = 3,
- LSM6DS3TR_C_SL3_DEC_ND = 4, /* ERROR CODE */
- } lsm6ds3tr_c_slave3_rate_t;
- int32_t lsm6ds3tr_c_sh_slave_3_dec_set(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave3_rate_t val);
- int32_t lsm6ds3tr_c_sh_slave_3_dec_get(stmdev_ctx_t* ctx, lsm6ds3tr_c_slave3_rate_t* val);
- /**
- * @}
- *
- */
- #ifdef __cplusplus
- }
- #endif
- #endif /* LSM6DS3TR_C_DRIVER_H */
- /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
|